17.7.2 IOCxN

Interrupt-on-Change Negative Edge Register Example
Important:
  • If MCLRE = 1 or LVP = 1, the MCLR pin port functionality is disabled and IOC on that pin is not available
  • Refer to the “Pin Allocation Table” for details about pins with configurable IOC per port
Name: IOCxN

Bit 76543210 
 IOCxN7IOCxN6IOCxN5IOCxN4IOCxN3IOCxN2IOCxN1IOCxN0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 0, 1, 2, 3, 4, 5, 6, 7 – IOCxNn Interrupt-on-Change Negative Edge Enable

ValueDescription
1 Interrupt-on-change enabled on the IOCx pin for a negative-going edge. Associated Status bit and interrupt flag will be set upon detecting an edge.
0 Falling edge interrupt-on-change disabled for the associated pin
If MCLRE = 1 or LVP = 1, the MCLR pin port functionality is disabled and IOC on that pin is not available Refer to the “Pin Allocation Table” for details about pins with configurable IOC per port