31.5 Register Summary - MSSP Control
Offset | Name | Bit Pos. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|---|---|---|
0x00 ... 0x078B | Reserved | |||||||||
0x078C | SSP1BUF | 7:0 | BUF[7:0] | |||||||
0x078D | SSP1ADD | 7:0 | ADD[7:0] | |||||||
0x078E | SSP1MSK | 7:0 | MSK[6:0] | MSK0 | ||||||
0x078F | SSP1STAT | 7:0 | SMP | CKE | D/A | P | S | R/W | UA | BF |
0x0790 | SSP1CON1 | 7:0 | WCOL | SSPOV | SSPEN | CKP | SSPM[3:0] | |||
0x0791 | SSP1CON2 | 7:0 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN |
0x0792 | SSP1CON3 | 7:0 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |
0x0793 ... 0x0795 | Reserved | |||||||||
0x0796 | SSP2BUF | 7:0 | BUF[7:0] | |||||||
0x0797 | SSP2ADD | 7:0 | ADD[7:0] | |||||||
0x0798 | SSP2MSK | 7:0 | MSK[6:0] | MSK0 | ||||||
0x0799 | SSP2STAT | 7:0 | SMP | CKE | D/A | P | S | R/W | UA | BF |
0x079A | SSP2CON1 | 7:0 | WCOL | SSPOV | SSPEN | CKP | SSPM[3:0] | |||
0x079B | SSP2CON2 | 7:0 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN |
0x079C | SSP2CON3 | 7:0 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |