20.8.2 CRC Control

Name: CRCCTRL
Offset: 0x02
Reset: 0x0000
Property: PAC Write-Protection, Enable-Protected

Bit 15141312111098 
   CRCSRC[5:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 76543210 
     CRCPOLY[1:0]CRCBEATSIZE[1:0] 
Access R/WR/WR/WR/W 
Reset 0000 

Bits 13:8 – CRCSRC[5:0] CRC Input Source

These bits select the input source for generating the CRC, as shown in the table below. The selected source is locked until either the CRC generation is completed or the CRC module is disabled. This means the CRCSRC cannot be modified when the CRC operation is ongoing. The lock is signaled by the CRCBUSY Status bit. CRC generation complete is generated and signaled from the selected source when used with the DMA channel.

ValueNameDescription
0x00NOACTNo action
0x01IOI/O interface
0x02-0x1F-Reserved
0x20CHNDMA channel 0
0x21CHNDMA channel 1
0x22CHNDMA channel 2
0x23CHNDMA channel 3
0x24CHNDMA channel 4
0x25CHNDMA channel 5
0x26CHNDMA channel 6
0x27CHNDMA channel 7
0x28CHNDMA channel 8
0x29CHNDMA channel 9
0x2ACHNDMA channel 10
0x2BCHNDMA channel 11

Bits 3:2 – CRCPOLY[1:0] CRC Polynomial Type

These bits define the size of the data transfer for each bus access when the CRC is used with I/O interface, as shown in the table below.

ValueNameDescription
0x0CRC16CRC-16 (CRC-CCITT)
0x1CRC32CRC32 (IEEE 802.3)
0x2-0x3Reserved

Bits 1:0 – CRCBEATSIZE[1:0] CRC Beat Size

These bits define the size of the data transfer for each bus access when the CRC is used with I/O interface.

ValueNameDescription
0x0BYTE8-bit bus transfer
0x1HWORD16-bit bus transfer
0x2WORD32-bit bus transfer
0x3Reserved