3 Pin Allocation Tables

Table 3-1. 28-Pin Allocation Table
I/O(2)28-

Pin

SPDIP,

SOIC, SSOP

28-

Pin

VQFN

A/DReferenceComparatorZCDTimers16-Bit PWM/

CCP

CWGCLCSPII2CUARTIOCInterruptBasic

RA0

2

27

ANA0

C1IN0-

C2IN0-

CLCIN0(1)

CLCIN4(1)

IOCA0

RA1

3

28

ANA1

C1IN1-

C2IN1-

CLCIN1(1)

CLCIN5(1)

IOCA1

RA2

4

1

ANA2

DAC1OUT1

VREF- (DAC1)

VREF- (ADC)

C1IN0+

C2IN0+

IOCA2

RA3

5

2

ANA3

VREF+ (DAC1)

VREF+ (ADC)

C1IN1+

IOCA3

RA4

6

3

ANA4T0CKI(1)

IOCA4

RA5

7

4

ANA5

SS1(1)

IOCA5

RA6

10

7

ANA6

IOCA6

CLKOUT

OSC2

RA7

9

6

ANA7

IOCA7

OSC1

CLKIN

RB0

21

18

ANB0

C2IN1+

ZCDIN

CWG1(1)

SS2(1)

IOCB0

INT0(1)

RB12219ANB1

C1IN3-

C2IN3-

SCK2(1)SCL2(3,4)IOCB1

INT1(1)

RB22320ANB2SDI1(1)SDA2(3,4)IOCB2

INT2(1)

RB32421ANB3

C1IN2-

C2IN2-

IOCB3
RB42522

ANB4

ADACT(1)

IOCB4
RB52623ANB5

T1G(1)

TUIN1(1)

IOCB5
RB62724ANB6

CLCIN2(1)

CLCIN6(1)

CTS2(1)IOCB6ICSPCLK
RB72825ANB7DAC1OUT2T6IN(1)PWM3ERS(1)

CLCIN3(1)

CLCIN7(1)

RX2(1)IOCB7ICSPDAT
RC0118ANC0

T1CKI(1)

T3CKI(1)

T3G(1)

TUIN0(1)

IOCC0SOSCO
RC1129ANC1CCP2(1)IOCC1SOSCI
RC21310ANC2ZCD2IN

PWMIN0(1)

CCP1(1)

IOCC2
RC3(6)1411T2IN(1)PWM1ERS(1)SCK1(1)SCL1(3,4)IOCC3
RC4(6)1512SDI1(1)SDA1(3,4)IOCC4
RC5(6)1613

T4IN(1)PWM2ERS(1)RX1(1)IOCC5
RC6(6)1714PWMIN1(1)CTS1(1)IOCC6
RE3126IOCE3VPP/MCLR
VDD(5)2017VDD(5)
VDDIO21815VDDIO2
VSS8, 195, 16VSS
OUT(2)

ADGRDA

ADGRDB

C1OUT

C2OUT

TMR0

PWM11

PWM12

PWM21

PWM22

PWM31

PWM32

CCP1

CCP2

CWG1A

CWG1B

CWG1C

CWG1D

CLC1OUT

CLC2OUT

CLC3OUT

CLC4OUT

CLC5OUT

CLC6OUT

CLC7OUT

CLC8OUT

SS1

SCK1

SDO1

SDA1

SCL1

SDA2

SCL2

DTR1

RTS1

TX1

DTR2

RTS2

TX2

Note:
  1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which PORT pins may be used for this signal.
  2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table.
  3. This is a bidirectional signal. For normal module operation, the firmware may map this signal to the same pin in both the PPS input and PPS output registers.
  4. These pins are configured for I2C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard LV-TTL/ST as selected by the INLVL register, instead of the I2C specific or SMBus input buffer thresholds.
  5. A 0.1 μF bypass capacitor to VSS is required on the VDD pin.
  6. MVIO pins, powered by VDDIO2.
Table 3-2. 40/44/48-Pin Allocation Table
I/O(2)40-

Pin

PDIP

40-

Pin

VQFN

44-

Pin

TQFP

48-

Pin

TQFP/ VQFN

A/DReferenceComparatorZCDTimers16-Bit PWM/

CCP

CWGCLCSPII2CUARTIOCInterruptBasic

RA0

2171921

ANA0

C1IN0-

C2IN0-

CLCIN0(1)

CLCIN4(1)

IOCA0

RA1

3182022

ANA1

C1IN1-

C2IN1-

CLCIN1(1)

CLCIN5(1)

IOCA1

RA2

4192123

ANA2

DAC1OUT1

VREF- (DAC1)

VREF- (ADC)

C1IN0+

C2IN0+

IOCA2

RA3

5202224

ANA3

VREF+ (DAC1)

VREF+ (ADC)

C1IN1+

IOCA3

RA4

6212325ANA4T0CKI(1)

IOCA4

RA5

7222426

ANA5

SS1(1)

IOCA5

RA6

14293133

ANA6

IOCA6

CLKOUT

OSC2

RA7

13283032

ANA7

IOCA7

OSC1

CLKIN

RB0

33888

ANB0

C2IN1+

ZCD1IN

CWG1(1)

SS2(1)

IOCB0

INT0(1)

RB134999ANB1

C2IN3-

C1IN3-

SCK2(1)SCL2(3,4)IOCB1

INT1(1)

RB235101010ANB2SDI2(1)SDA1(3,4)IOCB2

INT2(1)

RB336111111ANB3

C1IN2-

C2IN2-

IOCB3
RB437121416

ANB4

ADACT(1)

IOCB4
RB538131517ANB5

T1G(1)

TUIN1(1)

IOCB5
RB639141618ANB6

CLCIN2(1)

CLCIN6(1)

CTS2(1)IOCB6ICSPCLK
RB740151719ANB7DAC1OUT2T6IN(1)PWM3ERS(1)

CLCIN3(1)

CLCIN7(1)

RX2(1)IOCB7ICSPDAT
RC015303234ANC0

T1CKI(1)

T3CKI(1)

T3G(1)

TUIN0(1)

IOCC0SOSCO
RC116313535ANC1CCP2(1)IOCC1SOSCI
RC217323640ANC2ZCD2IN

PWMIN0(1)

CCP1(1)

IOCC2
RC3(6)18333741T2IN(1)PWM1ERS(1)SCK1(1)SCL1(3,4)IOCC3
RC4(6)23384246SDI1(1)SDA1(3,4)IOCC4
RC5(6)24394347

T4IN(1)PWM2ERS(1)RX1(1)IOCC5
RC6(6)25404448PWMIN1(1)CTS1(1)IOCC6
RD0(6)19343842
RD1(6)20353943
RD2(6)21364044
RD3(6)22374145
RD4(6)27222
RD5(6)28333
RD6(6)29444
RD7(6)30555
RE08232527ANE0
RE19242628ANE1
RE210252729ANE2
RE31161820IOCE3VPP/MCLR
RF036ANF0
RF137ANF1
RF238ANF2
RF339ANF3
RF412ANF4
RF513ANF5
RF614ANF6
RF715ANF7
VDD(5)11, 327, 267, 287, 30VDD(5)
VDDIO226111VDDIO2
VSS12, 316, 276, 296,31VSS
OUT(2)

ADGRDA

ADGRDB

C1OUT

C2OUT

TMR0

PWM11

PWM12

PWM21

PWM22

PWM31

PWM32

CCP1

CCP2

CWG1A

CWG1B

CWG1C

CWG1D

CLC1OUT

CLC2OUT

CLC3OUT

CLC4OUT

CLC5OUT

CLC6OUT

CLC7OUT

CLC8OUT

SS1

SCK1

SDO1

SDA1

SCL1

SDA2

SCL2

DTR1

RTS1

TX1

DTR2

RTS2

TX2

Note:
  1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which PORT pins may be used for this signal.
  2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table.
  3. This is a bidirectional signal. For normal module operation, the firmware may map this signal to the same pin in both the PPS input and PPS output registers.
  4. These pins are configured for I2C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard LV-TTL/ST as selected by the INLVL register, instead of the I2C specific or SMBus input buffer thresholds.
  5. A 0.1 μF bypass capacitor to VSS is required on all VDD pins.
  6. MVIO pins, powered by VDDIO2.