38.12.7 Device Interrupt EndPoint Set n

This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Endpoint Interrupt Enable Clear (EPINTENCLR) register. This register is cleared by USB reset .
Name: EPINTENSETn
Offset: 0x0109 + n*0x01 [n=0..20]
Reset: 0x0000
Property: PAC Write-Protection

Bit 76543210 
   STALLRXSTP TRFAIL TRCPT 
Access R/WR/WR/WR/W 
Reset 0000 

Bit 5 – STALL Transmit Stall x Interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Transmit bank Stall x interrupt.

ValueDescription
0 The Transmit Stall x interrupt is disabled.
1 The Transmit Stall x interrupt is enabled.

Bit 4 – RXSTP Received Setup Interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Received Setup interrupt.

ValueDescription
0 The Received Setup interrupt is disabled.
1 The Received Setup interrupt is enabled.

Bit 2 – TRFAIL Transfer Fail bank x Interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Transfer Fail interrupt.

ValueDescription
0 The Transfer Fail interrupt is disabled.
1 The Transfer Fail interrupt is enabled.

Bit 0 – TRCPT Transfer Complete bank x interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Transfer Complete bank x interrupt.

0.2.4 Device Registers - Endpoint RAM

ValueDescription
0 The Transfer Complete bank x interrupt is disabled.
1 The Transfer Complete bank x interrupt is enabled.