6.2 Pinouts

Pinouts are provided in the tables below:

I/Os for each peripheral are grouped into IO sets, listed in the column ‘IO Set’ in the pinout tables below. For all peripherals, it is mandatory to use I/Os that belong to the same IO set. The timings are not guaranteed when IOs from different IO sets are mixed.

Table 6-2. Pin Description (all packages)
289-pin LFBGA196-pin TFBGA256-pin TFBGA289-pin TFBGA(1)Power RailI/O TypePrimaryAlternatePIO PeripheralReset State (2)(3)
SignalDirSignalDirFuncSignalDirIO
Set
U11R10R8VDDSDMMCGPIO_EMMCPA0I/OASDMMC0_CKI/O1PIO, I, PU, ST
BQSPI0_SCKO1
FD0I/O2
P10R9M9VDDSDMMCGPIO_EMMCPA1I/OASDMMC0_CMDI/O1PIO, I, PU, ST
BQSPI0_CSO1
FD1I/O2
T11U11R10VDDSDMMCGPIO_EMMCPA2I/OASDMMC0_DAT0I/O1PIO, I, PU, ST
BQSPI0_IO0I/O1
FD2I/O2
R10P10P10VDDSDMMCGPIO_EMMCPA3I/OASDMMC0_DAT1I/O1PIO, I, PU, ST
BQSPI0_IO1I/O1
FD3I/O2
U12P11N10VDDSDMMCGPIO_EMMCPA4I/OASDMMC0_DAT2I/O1PIO, I, PU, ST
BQSPI0_IO2I/O1
FD4I/O2
T12V11R11VDDSDMMCGPIO_EMMCPA5I/OASDMMC0_DAT3I/O1PIO, I, PU, ST
BQSPI0_IO3I/O1
FD5I/O2
R12U12N11VDDSDMMCGPIO_EMMCPA6I/OASDMMC0_DAT4I/O1PIO, I, PU, ST
BQSPI1_SCKO1
DTIOA5I/O1
EFLEXCOM2_IO0I/O1
FD6I/O2
T13V12R12VDDSDMMCGPIO_EMMCPA7I/OASDMMC0_DAT5I/O1PIO, I, PU, ST
BQSPI1_IO0I/O1
DTIOB5I/O1
EFLEXCOM2_IO1I/O1
FD7I/O2
N10N11P11VDDSDMMCGPIO_EMMCPA8I/OASDMMC0_DAT6I/O1PIO, I, PU, ST
BQSPI1_IO1I/O1
DTCLK5I1
EFLEXCOM2_IO2I/O1
FNWE/NANDWEO2
N11P12M10VDDSDMMCGPIO_EMMCPA9I/OASDMMC0_DAT7I/O1PIO, I, PU, ST
BQSPI1_IO2I/O1
DTIOA4I/O1
EFLEXCOM2_IO3O1
FNCS3O2
U13U13P12VDDSDMMCGPIO_EMMCPA10I/OASDMMC0_RSTNO1PIO, I, PU, ST
BQSPI1_IO3I/O1
DTIOB4I/O1
EFLEXCOM2_IO4O1
FA21/NANDALEO2
P15R14R16VDDIOP1GPIOPA11I/OASDMMC0_1V8SELO1PIO, I, PU, ST
BQSPI1_CSO1
DTCLK4I1
FA22/NANDCLEO2
N15N13P17VDDIOP1GPIOPA12I/OASDMMC0_WPI1PIO, I, PU, ST
BIRQI1
FNRD/NANDOEO2
P16P14R17VDDIOP1GPIOPA13I/OASDMMC0_CDI1PIO, I, PU, ST
EFLEXCOM3_IO1I/O1
FD8I/O2
M14P17N14VDDIOP1GPIO_QSPIPA14I/OASPI0_SPCKI/O1PIO, I, PU, ST
BTK1I/O1
CQSPI0_SCKO2
DI2SC1_MCKO2
EFLEXCOM3_IO2I/O1
FD9I/O2
N16R18N15VDDIOP1GPIOPA15I/OASPI0_MOSII/O1PIO, I, PU, ST
BTF1I/O1
CQSPI0_CSO2
DI2SC1_CKI/O2
EFLEXCOM3_IO0I/O1
FD10I/O2
M10N15M15VDDIOP1GPIO_IOPA16I/OASPI0_MISOI/O1PIO, I, PU, ST
BTD1O1
CQSPI0_IO0I/O2
DI2SC1_WSI/O2
EFLEXCOM3_IO3I/O1
FD11I/O2
N17P18N16VDDIOP1GPIO_IOPA17I/OASPI0_NPCS0I/O1PIO, I, PU, ST
BRD1I1
CQSPI0_IO1I/O2
DI2SC1_DI0I2
EFLEXCOM3_IO4O1
FD12I/O2
U14L9M9T12VDDIOP1GPIO_IOPA18I/OASPI0_NPCS1O1PIO, I, PU, ST
BRK1I/O1
CQSPI0_IO2I/O2
DI2SC1_DO0O2
ESDMMC1_DAT0I/O1
FD13I/O2
T14N9V13U13VDDIOP1GPIO_IOPA19I/OASPI0_NPCS2O1PIO, I, PU, ST
BRF1I/O1
CQSPI0_IO3I/O2
DTIOA0I/O1
ESDMMC1_DAT1I/O1
FD14I/O2
P12M9L9U12VDDIOP1GPIO_IOPA20I/OASPI0_NPCS3O1PIO, I, PU, ST
DTIOB0I/O1
ESDMMC1_DAT2I/O1
FD15I/O2
R13M10M10R13VDDIOP1GPIO_IOPA21I/OAIRQI2PIO, I, PU, ST
BPCK2O3
DTCLK0I1
ESDMMC1_DAT3I/O1
FNANDRDYI2
U15P9V14T13VDDIOP1GPIO_QSPIPA22I/OAFLEXCOM1_IO2I/O1PIO, I, PU, ST
BD0I/O1
CTCKI4
DSPI1_SPCKI/O2
ESDMMC1_CKI/O1
FQSPI0_SCKO3
U16P10U14U14VDDIOP1GPIOPA23I/OAFLEXCOM1_IO1I/O1PIO, I, PU, ST
BD1I/O1
CTDII4
DSPI1_MOSII/O2
FQSPI0_CSO3
T15N10R13M13VDDIOP1GPIO_IOPA24I/OAFLEXCOM1_IO0I/O1PIO, I, PU, ST
BD2I/O1
CTDOO4
DSPI1_MISOI/O2
FQSPI0_IO0I/O3
U17L10U15T14VDDIOP1GPIO_IOPA25I/OAFLEXCOM1_IO3O1PIO, I, PU, ST
BD3I/O1
CTMSI4
DSPI1_NPCS0I/O2
FQSPI0_IO1I/O3
P13P11L10R14VDDIOP1GPIO_IOPA26I/OAFLEXCOM1_IO4O1PIO, I, PU, ST
BD4I/O1
CNTRSTI4
DSPI1_NPCS1O2
FQSPI0_IO2I/O3
T16P12V17U15VDDIOP1GPIO_IOPA27I/OATIOA1I/O2PIO, I, PU, ST
BD5I/O1
CSPI0_NPCS2O2
DSPI1_NPCS2O2
ESDMMC1_RSTNO1
FQSPI0_IO3I/O3
R16M11U16T15VDDIOP1GPIOPA28I/OATIOB1I/O2PIO, I, PU, ST
BD6I/O1
CSPI0_NPCS3O2
DSPI1_NPCS3O2
ESDMMC1_CMDI/O1
FCLASSD_L0O1
T17N11U17U16VDDIOP1GPIOPA29I/OATCLK1I2PIO, I, PU, ST
BD7I/O1
CSPI0_NPCS1O2
ESDMMC1_WPI1
FCLASSD_L1O1
R15N12V18T16VDDIOP1GPIOPA30I/OBNWE/NANDWEO1PIO, I, PU, ST
CSPI0_NPCS0I/O2
DPWMH0O1
ESDMMC1_CDI1
FCLASSD_L2O1
R17M12U18R15VDDIOP1GPIOPA31I/OBNCS3O1PIO, I, PU, ST
CSPI0_MISOI/O2
DPWML0O1
FCLASSD_L3O1
J8A6G9D8VDDIOP0GPIOPB0I/OBA21/NANDALEO1PIO, I, PU, ST
CSPI0_MOSII/O2
DPWMH1O1
A8A5A7F9VDDIOP0GPIOPB1I/OBA22/NANDCLEO1PIO, I, PU, ST
CSPI0_SPCKI/O2
DPWML1O1
FCLASSD_R0O1
A7B6B7A6VDDIOP0GPIOPB2I/OBNRD/NANDOEO1PIO, I, PU, ST
DPWMFI0I1
FCLASSD_R1O1
A6B5B6B6VDDIOP0GPIOPB3I/OAURXD4I1PIO, I, PU, ST
BD8I/O1
CIRQI3
DPWMEXTRG1I1
FCLASSD_R2O1
B6A4A6C6VDDIOP0GPIOPB4I/OAUTXD4O1PIO, I, PU, ST
BD9I/O1
CFIQI4
FCLASSD_R3O1
B7D6D7D7VDDIOP0GPIO_QSPIPB5I/OATCLK2I1PIO, I, PU, ST
BD10I/O1
CPWMH2O1
DQSPI1_SCKO2
FGTSUCOMPO3
C7A3B5E7VDDIOP0GPIOPB6I/OATIOA2I/O1PIO, I, PU, ST
BD11I/O1
CPWML2O1
DQSPI1_CSO2
FGTXERO3
C6B4A5E6VDDIOP0GPIO_IOPB7I/OATIOB2I/O1PIO, I, PU, ST
BD12I/O1
CPWMH3O1
DQSPI1_IO0I/O2
FGRXCKI3
A5A2E7D6VDDIOP0GPIO_IOPB8I/OATCLK3I1PIO, I, PU, ST
BD13I/O1
CPWML3O1
DQSPI1_IO1I/O2
FGCRSI3
A4B3F6A5VDDIOP0GPIO_IOPB9I/OATIOA3I/O1PIO, I, PU, ST
BD14I/O1
CPWMFI1I1
DQSPI1_IO2I/O2
FGCOLI3
H8A1D6F7VDDIOP0GPIO_IOPB10I/OATIOB3I/O1PIO, I, PU, ST
BD15I/O1
CPWMEXTRG2I1
DQSPI1_IO3I/O2
FGRX2I3
B5B1A4B5VDDIOP0GPIOPB11I/OALCDDAT0O1PIO, I, PU, ST
BA0/NBS0O1
CURXD3I3
DPDMIC_DAT2
FGRX3I3
D6B2B3G8VDDIOP0GPIOPB12I/OALCDDAT1O1PIO, I, PU, ST
BA1O1
CUTXD3O3
DPDMIC_CLK2
FGTX2O3
B4C1A3C5VDDIOP0GPIOPB13I/OALCDDAT2O1PIO, I, PU, ST
BA2O1
CPCK1O3
FGTX3O3
C5D5B4A4VDDIOP0GPIO_QSPIPB14I/OALCDDAT3O1PIO, I, PU, ST
BA3O1
CTK1I/O2
DI2SC1_MCKO1
EQSPI1_SCKO3
FGTXCKI/O3
H7E5G8F6VDDIOP0GPIOPB15I/OALCDDAT4O1PIO, I, PU, ST
BA4O1
CTF1I/O2
DI2SC1_CKI/O1
EQSPI1_CSO3
FGTXENO3
D5C5E5D5VDDIOP0GPIO_IOPB16I/OALCDDAT5O1PIO, I, PU, ST
BA5O1
CTD1O2
DI2SC1_WSI/O1
EQSPI1_IO0I/O3
FGRXDVI3
C4C2G7B4VDDIOP0GPIO_IOPB17I/OALCDDAT6O1PIO, I, PU, ST
BA6O1
CRD1I2
DI2SC1_DI0I1
EQSPI1_IO1I/O3
FGRXERI3
A3D4A2C4VDDIOP0GPIO_IOPB18I/OALCDDAT7O1PIO, I, PU, ST
BA7O1
CRK1I/O2
DI2SC1_DO0O1
EQSPI1_IO2I/O3
FGRX0I3
D4C4H7A3VDDIOP0GPIO_IOPB19I/OALCDDAT8O1PIO, I, PU, ST
BA8O1
CRF1I/O2
DTIOA3I/O2
EQSPI1_IO3I/O3
FGRX1I3
B3C3A1D4VDDIOP0GPIOPB20I/OALCDDAT9O1PIO, I, PU, ST
BA9O1
CTK0I/O1
DTIOB3I/O2
EPCK1O4
FGTX0O3
A2D1D2A2VDDIOP0GPIOPB21I/OALCDDAT10O1PIO, I, PU, ST
BA10O1
CTF0I/O1
DTCLK3I2
EFLEXCOM3_IO2I/O3
FGTX1O3
C3D2G5C2VDDIOP0GPIOPB22I/OALCDDAT11O1PIO, I, PU, ST
BA11O1
CTD0O1
DTIOA2I/O2
EFLEXCOM3_IO1I/O3
FGMDCO3
A1E1C2G6VDDIOP0GPIOPB23I/OALCDDAT12O1PIO, I, PU, ST
BA12O1
CRD0I1
DTIOB2I/O2
EFLEXCOM3_IO0I/O3
FGMDIOI/O3
E5D3F4E4VDDIOP0GPIOPB24I/OALCDDAT13O1PIO, I, PU, ST
BA13O1
CRK0I/O1
DTCLK2I2
EFLEXCOM3_IO3I/O3
FISC_D10I3
B2E3C1B2VDDIOP0GPIOPB25I/OALCDDAT14O1PIO, I, PU, ST
BA14O1
CRF0I/O1
EFLEXCOM3_IO4O3
FISC_D11I3
E4E2E4D3VDDIOP0GPIOPB26I/OALCDDAT15O1PIO, I, PU, ST
BA15O1
CURXD0I1
DPDMIC_DAT1
FISC_D0I3
B1E6F1C1VDDIOP0GPIOPB27I/OALCDDAT16O1PIO, I, PU, ST
BA16O1
CUTXD0O1
DPDMIC_CLK1
FISC_D1I3
C2F1D1G5VDDIOP0GPIOPB28I/OALCDDAT17O1PIO, I, PU, ST
BA17O1
CFLEXCOM0_IO0I/O1
DTIOA5I/O2
FISC_D2I3
D3F6F2D1VDDIOP0GPIOPB29I/OALCDDAT18O1PIO, I, PU, ST
BA18O1
CFLEXCOM0_IO1I/O1
DTIOB5I/O2
FISC_D3I3
D2F2E2D2VDDIOP0GPIOPB30I/OALCDDAT19O1PIO, I, PU, ST
BA19O1
CFLEXCOM0_IO2I/O1
DTCLK5I2
FISC_D4I3
C1F7E1E3VDDIOP0GPIOPB31I/OALCDDAT20O1PIO, I, PU, ST
BA20O1
CFLEXCOM0_IO3O1
DTWD0I/O1
FISC_D5I3
P17M13R15P16VDDIOP1GPIOPC0I/OALCDDAT21O1PIO, I, PU, ST
BA23O1
CFLEXCOM0_IO4O1
DTWCK0I/O1
FISC_D6I3
N12P13M11L9VDDIOP1GPIOPC1I/OALCDDAT22O1PIO, I, PU, ST
BA24O1
CCANTX0O1
DSPI1_SPCKI/O1
EI2SC0_CKI/O1
FISC_D7I3
N14N13P15J10VDDIOP1GPIOPC2I/OALCDDAT23O1PIO, I, PU, ST
BA25O1
CCANRX0I1
DSPI1_MOSII/O1
EI2SC0_MCKO1
FISC_D8I3
M15K10K9K10VDDIOP1GPIOPC3I/OALCDPWMO1PIO, I, PU, ST
BNWAITI1
CTIOA1I/O1
DSPI1_MISOI/O1
EI2SC0_WSI/O1
FISC_D9I3
M11P14K10M14VDDIOP1GPIOPC4I/OALCDDISPO1PIO, I, PU, ST
BNWR1/NBS1O1
CTIOB1I/O1
DSPI1_NPCS0I/O1
EI2SC0_DI0I1
FISC_PCKI3
L10J8L11L10VDDIOP1GPIOPC5I/OALCDVSYNCO1PIO, I, PU, ST
BNCS0O1
CTCLK1I1
DSPI1_NPCS1O1
EI2SC0_DO0O1
FISC_VSYNCI3
K10N14L12K9VDDIOP1GPIOPC6I/OALCDHSYNCO1PIO, I, PU, ST
BNCS1O1
CTWD1I/O1
DSPI1_NPCS2O1
FISC_HSYNCI3
M16M14M12M16VDDIOP1GPIO_CLKPC7I/OALCDPCKO1PIO, I, PU, ST
BNCS2O1
CTWCK1I/O1
DSPI1_NPCS3O1
EURXD1I2
FISC_MCKO3
J10J9K11J9VDDIOP1GPIOPC8I/OALCDDENO1PIO, I, PU, ST
BNANDRDYI1
CFIQI1
DPCK0O3
EUTXD1O2
FISC_FIELDI3
D1E2VDDISCGPIOPC9I/OAFIQI3PIO, I, PU, ST
BGTSUCOMPO1
CISC_D0I1
DTIOA4I/O2
E3E1VDDISCGPIOPC10I/OALCDDAT2O2PIO, I, PU, ST
BGTXCKI/O1
CISC_D1I1
DTIOB4I/O2
ECANTX0O2
E2F4VDDISCGPIOPC11I/OALCDDAT3O2PIO, I, PU, ST
BGTXENO1
CISC_D2I1
DTCLK4I2
ECANRX0I2
FA0/NBS0O2
E1F3VDDISCGPIOPC12I/OALCDDAT4O2PIO, I, PU, ST
BGRXDVI1
CISC_D3I1
DURXD3I1
ETK0I/O2
FA1O2
F3F2VDDISCGPIOPC13I/OALCDDAT5O2PIO, I, PU, ST
BGRXERI1
CISC_D4I1
DUTXD3O1
ETF0I/O2
FA2O2
F5G7VDDISCGPIOPC14I/OALCDDAT6O2PIO, I, PU, ST
BGRX0I1
CISC_D5I1
ETD0O2
FA3O2
F2G3VDDISCGPIOPC15I/OALCDDAT7O2PIO, I, PU, ST
BGRX1I1
CISC_D6I1
ERD0I2
FA4O2
G6G4VDDISCGPIOPC16I/OALCDDAT10O2PIO, I, PU, ST
BGTX0O1
CISC_D7I1
ERK0I/O2
FA5O2
F1H6VDDISCGPIOPC17I/OALCDDAT11O2PIO, I, PU, ST
BGTX1O1
CISC_D8I1
ERF0I/O2
FA6O2
H6G2VDDISCGPIOPC18I/OALCDDAT12O2PIO, I, PU, ST
BGMDCO1
CISC_D9I1
EFLEXCOM3_IO2I/O2
FA7O2
G2H9VDDISCGPIOPC19I/OALCDDAT13O2PIO, I, PU, ST
BGMDIOI/O1
CISC_D10I1
EFLEXCOM3_IO1I/O2
FA8O2
G3H5VDDISCGPIOPC20I/OALCDDAT14O2PIO, I, PU, ST
BGRXCKI1
CISC_D11I1
EFLEXCOM3_IO0I/O2
FA9O2
G1H1VDDISCGPIOPC21I/OALCDDAT15O2PIO, I, PU, ST
BGTXERO1
CISC_PCKI1
EFLEXCOM3_IO3I/O2
FA10O2
H2H2VDDISCGPIOPC22I/OALCDDAT18O2PIO, I, PU, ST
BGCRSI1
CISC_VSYNCI1
EFLEXCOM3_IO4O2
FA11O2
G5H4VDDISCGPIOPC23I/OALCDDAT19O2PIO, I, PU, ST
BGCOLI1
CISC_HSYNCI1
FA12O2
H1H3VDDISCGPIO_CLKPC24I/OALCDDAT20O2PIO, I, PU, ST
BGRX2I1
CISC_MCKO1
FA13O2
H5J5VDDISCGPIOPC25I/OALCDDAT21O2PIO, I, PU, ST
BGRX3I1
CISC_FIELDI1
FA14O2
J9E9VDDIOP2GPIOPC26I/OALCDDAT22O2PIO, I, PU, ST
BGTX2O1
DCANTX1O1
FA15O2
H9F11VDDIOP2GPIOPC27I/OALCDDAT23O2PIO, I, PU, ST
BGTX3O1
CPCK1O2
DCANRX1I1
ETWD0I/O2
FA16O2
E8F8VDDIOP2GPIOPC28I/OALCDPWMO2PIO, I, PU, ST
BFLEXCOM4_IO0I/O1
CPCK2O1
ETWCK0I/O2
FA17O2
G8H10VDDIOP2GPIOPC29I/OALCDDISPO2PIO, I, PU, ST
BFLEXCOM4_IO1I/O1
FA18O2
F8E8VDDIOP2GPIOPC30I/OALCDVSYNCO2PIO, I, PU, ST
BFLEXCOM4_IO2I/O1
FA19O2
D8G10VDDIOP2GPIOPC31I/OALCDHSYNCO2PIO, I, PU, ST
BFLEXCOM4_IO3O1
CURXD3I2
FA20O2
G10E9E13VDDIOP2GPIO_CLKPD0I/OALCDPCKO2PIO, I, PU, ST
BFLEXCOM4_IO4O1
CUTXD3O2
DGTSUCOMPO2
FA23O2
E10F8D11VDDIOP2GPIOPD1I/OALCDDENO2PIO, I, PU, ST
DGRXCKI2
FA24O2
G9F9F10VDDIOP2GPIO_CLKPD2I/OAURXD1I1PIO, I, PU, ST
DGTXERO2
EISC_MCKO2
FA25O2
K1J4R1VDDANAGPIO_ADPD3I/OPTC_X0AUTXD1O1PIO, I, PU, ST
BFIQI2
DGCRSI2
EISC_D11I2
FNWAITI2
J6H6J4VDDANAGPIO_ADPD4I/OPTC_X1ATWD1I/O2PIO, I, PU, ST
BURXD2I1
DGCOLI2
EISC_D10I2
FNCS0O2
J4H1K2VDDANAGPIO_ADPD5I/OPTC_X2ATWCK1I/O2PIO, I, PU, ST
BUTXD2O1
DGRX2I2
EISC_D9I2
FNCS1O2
J2G4J1VDDANAGPIO_ADPD6I/OPTC_X3ATCKI2PIO, I, PU, ST
BPCK1O1
DGRX3I2
EISC_D8I2
FNCS2O2
J7F5H5J3VDDANAGPIO_ADPD7I/OPTC_X4ATDII2PIO, I, PU, ST
CUTMI_RXVALO1
DGTX2O2
EISC_D0I2
FNWR1/NBS1O2
J1F3G1H7VDDANAGPIO_ADPD8I/OPTC_X5ATDOO2PIO, I, PU, ST
CUTMI_RXERRO1
DGTX3O2
EISC_D1I2
FNANDRDYI2
K9G5H4J6VDDANAGPIO_ADPD9I/OPTC_X6ATMSI2PIO, I, PU, ST
CUTMI_RXACTO1
DGTXCKI/O2
EISC_D2I2
J3G4G2J2VDDANAGPIO_ADPD10I/OPTC_X7ANTRSTI2PIO, I, PU, ST
CUTMI_HDISO1
DGTXENO2
EISC_D3I2
M1H1H2P2VDDANAGPIO_ADPD11I/OPTC_Y0ATIOA1I/O3PIO, I, PU, ST
BPCK2O2
CUTMI_LS0O1
DGRXDVI2
EISC_D4I2
FISC_MCKO4
K8H6K5J7VDDANAGPIO_ADPD12I/OPTC_Y1ATIOB1I/O3PIO, I, PU, ST
BFLEXCOM4_IO0I/O2
CUTMI_LS1O1
DGRXERI2
EISC_D5I2
FISC_D4I4
L2H3J5T2VDDANAGPIO_ADPD13I/OPTC_Y2ATCLK1I3PIO, I, PU, ST
BFLEXCOM4_IO1I/O2
CUTMI_CDRCPSEL0I1
DGRX0I2
EISC_D6I2
FISC_D5I4
K4G6K6L3VDDANAGPIO_ADPD14I/OPTC_Y3ATCK(5)I1A, PU, ST
BFLEXCOM4_IO2I/O2
CUTMI_CDRCPSEL1I1
DGRX1I2
EISC_D7I2
FISC_D6I4
K7H5K4K4VDDANAGPIO_ADPD15I/OPTC_Y4ATDI(5)I1PIO, I, PU, ST
BFLEXCOM4_IO3O2
CUTMI_CDRCPDIVENI1
DGTX0O2
EISC_PCKI2
FISC_D7I4
L1G1K1P1VDDANAGPIO_ADPD16I/OPTC_Y5ATDO(5)O1PIO, I, PU, ST
BFLEXCOM4_IO4O2
CUTMI_CDRBISTENI1
DGTX1O2
EISC_VSYNCI2
FISC_D8I4
K2G2K2K3VDDANAGPIO_ADPD17I/OPTC_Y6ATMS(5)I1A, PU, ST
CUTMI_CDRCPSELDIVO1
DGMDCO2
EISC_HSYNCI2
FISC_D9I4
J5G3L5N1VDDANAGPIO_ADPD18I/OPTC_Y7ANTRST(5)I1PIO, I, PU, ST
DGMDIOI/O2
EISC_FIELDI2
FISC_D10I4
K6H4L4K6VDDANAGPIO_ADPD19I/OAD0APCK0O1PIO, I, PU, ST
BTWD1I/O3
CURXD2I3
EI2SC0_CKI/O2
FISC_D11I4
M2J1M1N2VDDANAGPIO_ADPD20I/OAD1ATIOA2I/O3PIO, I, PU, ST
BTWCK1I/O3
CUTXD2O3
EI2SC0_MCKO2
FISC_PCKI4
N1K1M2L5VDDANAGPIO_ADPD21I/OAD2ATIOB2I/O3PIO, I, PU, ST
BTWD0I/O4
CFLEXCOM4_IO0I/O3
EI2SC0_WSI/O2
FISC_VSYNCI4
L4J3M4L4VDDANAGPIO_ADPD22I/OAD3ATCLK2I3PIO, I, PU, ST
BTWCK0I/O4
CFLEXCOM4_IO1I/O3
EI2SC0_DI0I2
FISC_HSYNCI4
M3K2P1N4VDDANAGPIO_ADPD23I/OAD4AURXD2I2PIO, I, PU, ST
CFLEXCOM4_IO2I/O3
EI2SC0_DO0O2
FISC_FIELDI4
L7L6M3VDDANAGPIO_ADPD24I/OAD5AUTXD2O2PIO, I, PU, ST
CFLEXCOM4_IO3O3
L6M5N3VDDANAGPIO_ADPD25I/OAD6ASPI1_SPCKI/O3PIO, I, PU, ST
CFLEXCOM4_IO4O3
N2N1K7VDDANAGPIO_ADPD26I/OAD7ASPI1_MOSII/O3PIO, I, PU, ST
CFLEXCOM2_IO0I/O2
L8N2L7VDDANAGPIO_ADPD27I/OAD8ASPI1_MISOI/O3PIO, I, PU, ST
BTCKI3
CFLEXCOM2_IO1I/O2
M4P2P5VDDANAGPIO_ADPD28I/OAD9ASPI1_NPCS0I/O3PIO, I, PU, ST
BTDII3
CFLEXCOM2_IO2I/O2
N3R1P3VDDANAGPIO_ADPD29I/OAD10ASPI1_NPCS1O3PIO, I, PU, ST
BTDOO3
CFLEXCOM2_IO3O2
DTIOA3I/O3
ETWD0I/O3
L9N4M4VDDANAGPIO_ADPD30I/OAD11ASPI1_NPCS2O3PIO, I, PU, ST
BTMSI3
CFLEXCOM2_IO4O2
DTIOB3I/O3
ETWCK0I/O3
M7T1P6VDDANAGPIOPD31I/OAADTRGI1PIO, I, PU, ST
BNTRSTI3
CIRQI4
DTCLK3I3
EPCK0O2
L5K3L1L2VDDANAPowerVDDANAI
K5K4L2GNDANAGroundGNDANAI
M6L2P5M5VDDANAADVREFI
K3H2J1P4VDDANAPowerVDDANAI
L3J2J2GNDANAGroundGNDANAI
H16,
D16H12,
C12J17,
D12L14, C16VDDIODDRDDRDDR_VREFI
B12B7B12A12VDDIODDRDDRDDR_D0I/O
A12A7B13A13VDDIODDRDDRDDR_D1I/O
C12C8D13B12VDDIODDRDDRDDR_D2I/O
A13B9A13B13VDDIODDRDDRDDR_D3I/O
A14A9A15A14VDDIODDRDDRDDR_D4I/O
C13D14B14VDDIODDRDDRDDR_D5I/O
A15A10B15A15VDDIODDRDDRDDR_D6I/O
B15B10B16B15VDDIODDRDDRDDR_D7I/O
G17H13G18H17VDDIODDRDDRDDR_D8I/O
G16H14K17J17VDDIODDRDDRDDR_D9I/O
H17J13J13H16VDDIODDRDDRDDR_D10I/O
K17J14H15J16VDDIODDRDDRDDR_D11I/O
K16L13J15K17VDDIODDRDDRDDR_D12I/O
J13L14J14K16VDDIODDRDDRDDR_D13I/O
K14J12K13L16VDDIODDRDDRDDR_D14I/O
K15K12K18L17VDDIODDRDDRDDR_D15I/O
B8A8A8VDDIODDRDDRDDR_D16I/O
B9B9B8VDDIODDRDDRDDR_D17I/O
C9D9B9VDDIODDRDDRDDR_D18I/O
A9A9A9VDDIODDRDDRDDR_D19I/O
A10B11A10VDDIODDRDDRDDR_D20I/O
D10D10B10VDDIODDRDDRDDR_D21I/O
B11A11A11VDDIODDRDDRDDR_D22I/O
A11A12B11VDDIODDRDDRDDR_D23I/O
J12L18K14VDDIODDRDDRDDR_D24I/O
H10K15K11VDDIODDRDDRDDR_D25I/O
J11K14K12VDDIODDRDDRDDR_D26I/O
K11M18K13VDDIODDRDDRDDR_D27I/O
L13N17L11VDDIODDRDDRDDR_D28I/O
L11M14L12VDDIODDRDDRDDR_D29I/O
L12M15M11VDDIODDRDDRDDR_D30I/O
M17N18M12VDDIODDRDDRDDR_D31I/O
F12E11D17E14VDDIODDRDDRDDR_A0O
C17C11A17E15VDDIODDRDDRDDR_A1O
B17B12A18E16VDDIODDRDDRDDR_A2O
B16A12F15C17VDDIODDRDDRDDR_A3O
C16D11G12D14VDDIODDRDDRDDR_A4O
G14D14H12G11VDDIODDRDDRDDR_A5O
F14B14F13F15VDDIODDRDDRDDR_A6O
F11D9H10D12VDDIODDRDDRDDR_A7O
C14C10A16C14VDDIODDRDDRDDR_A8O
D13D10E12D13VDDIODDRDDRDDR_A9O
C15F9H11A16VDDIODDRDDRDDR_A10O
A16A11J10D16VDDIODDRDDRDDR_A11O
A17B11D15B16VDDIODDRDDRDDR_A12O
G11E13J11H11VDDIODDRDDRDDR_A13O
E17A13C18E17VDDIODDRDDRDDR_CLKO
D17B13C17D17VDDIODDRDDRDDR_CLKNO
E16D13F17G14VDDIODDRDDRDDR_RESETNO
G13F11J12H12VDDIODDRDDRDDR_CSO
F15A14D18F14VDDIODDRDDRDDR_WEO
F13C14E18F13VDDIODDRDDRDDR_RASO
G12C13E17F12VDDIODDRDDRDDR_CASO
C11D8D11C11VDDIODDRDDRDDR_DQM0O
G15G14H14H15VDDIODDRDDRDDR_DQM1O
C8B8C8VDDIODDRDDRDDR_DQM2O
H11L13J11VDDIODDRDDRDDR_DQM3O
B13B8A14C12VDDIODDRDDRDDR_DQS0O
J17K14H18J14VDDIODDRDDRDDR_DQS1O
C10A10C9VDDIODDRDDRDDR_DQS2O
L17M17K15VDDIODDRDDRDDR_DQS3O
B14A8B14C13VDDIODDRDDRDDR_DQSN0O
J16K13J18J15VDDIODDRDDRDDR_DQSN1O
B10B10C10VDDIODDRDDRDDR_DQSN2O
L16L17L15VDDIODDRDDRDDR_DQSN3O
H12F13H13G13VDDIODDRDDRDDR_BA0O
H13G13K12H14VDDIODDRDDRDDR_BA1O
F17F14H17G15VDDIODDRDDRDDR_BA2O
E13F10G17F16VDDIODDRDDRDDR_CALI
L15, J15, H15, E15, D15, D12, D11C6, E10, E12, G10, G12, H11, J10B17, E11, E14, F10, G11, G15, L14B17, D15, E10, E12, F17, G16, N17VDDIODDRPowerVDDIODDRI
L14, J14, H14, E14, D14, E12, E11C7, D12, E9, F12, G11, H10, J11B18, E10, E15, F11, G10, G14, L15GNDIODDRGroundGNDIODDRI
H3, N5, N9, K13, D9, D7E8, G8, H8, H9, J5H8, J6, J9, K8, L8B1, B3, C7, H13, K1, N9VDDCOREPowerVDDCOREI
H4, M5, M9, K12, E9, E7F8, G7, G9, H7, J4H9, J7, J8, K7, L7GNDCOREGroundGNDCOREI
E6, F7D7, F4B1, D5A7, E5VDDIOP0PowerVDDIOP0I
F6, G7E4, E7B2, D4GNDIOP0GroundGNDIOP0I
R14, N13K8, L11T18, V16P15, T17VDDIOP1PowerVDDIOP1I
M13, P14K9, L12T17, V15GNDIOP1GroundGNDIOP1I
F10D8D9VDDIOP2PowerVDDIOP2I
F9E8GNDIOP2GroundGNDIOP2I
P11R11N12VDDSDMMCPowerVDDSDMMCI
R11R12GNDSDMMCGroundGNDSDMMCI
F4F1VDDISCPowerVDDISCI
G4GNDISCGroundGNDISCI
M12K11R17P13VDDFUSEPowerVDDFUSEI
U4P3V5T1VDDPLLAPowerVDDPLLAI
U5P4U6GNDPLLAGroundGNDPLLAI
T3K6M7R3VDDAUDIOPLLPowerVDDAUDIOPLLI
T5L6P7GNDDPLLGroundGNDDPLLI
T4J6N6GNDAUDIOPLLGroundGNDAUDIOPLLI
U3J7M8R7VDDAUDIOPLLCLK_AUDIOO
U7P5V7U6VDDOSCXINI
U6P6V6T6VDDOSCXOUTO
T7N5R8N8VDDOSCPowerVDDOSCI
T6N6U5GNDOSCGroundGNDOSCI
P8K7N8P8VDDUTMIIPowerVDDUTMIII
R9P9T11VDDHSICPowerVDDHSICI
P9L8N9GNDUTMIIGroundGNDUTMIII
T8N7U8T8VDDUTMIIHHSDPAI/O
R8P7V8U8VDDUTMIIHHSDMAI/O
U8N8U9T9VDDUTMIIHHSDPBI/O
U9P8V9U9VDDUTMIIHHSDMBI/O
T9U10T10VDDHSICHHSDPDATCI/O
U10V10U10VDDHSICHHSDMSTRCI/O
P7M7P8T5VDDUTMICPowerVDDUTMICI
R7M8U7GNDUTMICGroundGNDUTMICI
T10N10R9VDDSDMMCSDCALI
R6L7R7U7VDDUTMICVBGI
P3M2P4R6VDDBUTSTI
U2N3V1T4VDDBUNRST(4)I
T2L4V2U2VDDBUJTAGSELI
P4P1R5T3VDDBUWKUPI
N4U2R2VDDBURXDI
R1N1U1R5VDDBUSHDNO
R3K5R6N6VDDBUPIOBU0I/O
N8L3R4N5VDDBUPIOBU1I/O
R2M3M6VDDBUPIOBU2I/O
R5N4J8VDDBUPIOBU3I/O
R4L5M7VDDBUPIOBU4I/O
P5M6L8VDDBUPIOBU5I/O
P6M8VDDBUPIOBU6I/O
M8L6VDDBUPIOBU7I/O
N7M4U3N7VDDBUPowerVDDBUI
N6M5U4GNDBUGroundGNDBUI
P1M1T2M1VDDBUXIN32I
P2L1R2M2VDDBUXOUT32O
T1N2V3U4VDDBUCOMPPI
U1P2V4U3VDDBUCOMPNI
A1GNDGroundGNDI
A17GNDGroundGNDI
B7GNDGroundGNDI
C3GNDGroundGNDI
C15GNDGroundGNDI
D10GNDGroundGNDI
E11GNDGroundGNDI
F5GNDGroundGNDI
G1GNDGroundGNDI
G9GNDGroundGNDI
G12GNDGroundGNDI
G17GNDGroundGNDI
H8GNDGroundGNDI
J13GNDGroundGNDI
K5GNDGroundGNDI
K8GNDGroundGNDI
L1GNDGroundGNDI
L13GNDGroundGNDI
M17GNDGroundGNDI
N13GNDGroundGNDI
P7GNDGroundGNDI
P9GNDGroundGNDI
P14GNDGroundGNDI
R4GNDGroundGNDI
T7GNDGroundGNDI
U1GNDGroundGNDI
U5GNDGroundGNDI
U11GNDGroundGNDI
U17GNDGroundGNDI
Note:
  1. In the TFBGA289 package, the following ground signals are internally connected to the GND balls: GNDANA, GNDIODDR, GNDCORE, GNDIOP0, GNDIOP1, GNDIOP2, GNDSDMMC, GNDISC, GNDPLLA, GNDDPLL, GNDAUDIOPLL, GNDOSC, GNDUTMII, GNDUTMIC, GNDBU.
  2. Signal = ‘PIO’ if GPIO; Dir = Direction; PU = Pull-up; PD = Pull-down; HiZ = High impedance; ST = Schmitt Trigger
  3. The GPIO reset state is not guaranteed during the power-up phase. During this phase, the GPIOs are in Input Pull-Up mode and they take their reset value only after VDDCORE POR reset has been released. If a GPIO must be at level zero at power-up, it is recommended to connect an external pull-down to ensure this state.
  4. For NRST usage, refer to the SAMA5D2 Hardware Design Considerations application note (AN4451), available on www.microchip.com.
  5. JTAG boundary scan is available only on JTAG IO Set 1.

The SAMA5D23 is not pin-to-pin compatible with SAMA5D21/SAMA5D22. The table below provides the differences in pinout.

Table 6-3. Pin Description (SAMA5D23 pins different from those in table Pin Description (all packages))
196-pin TFBGAPower RailI/O TypePrimaryAlternatePIO PeripheralReset State(1)(2)
SignalDirSignalDirFuncSignalDirIO
Set
N4GNDBU GroundGNDBUI
M6GNDDPLLGroundGNDDPLLI
M3JTAGSELJTAGSELI
K11VDDIOP1GPIOPA31I/OBNCS3O1PIO, I, PU, ST
CSPI0_MISOI/O2
DPWML0O1
FCLASSD_L3O1
D6VDDIOP0GPIOPB0I/OBA21/NANDALEO1PIO, I, PU, ST
CSPI0_MOSII/O2
DPWMH1O1
A6VDDIOP0GPIOPB2I/OBNRD/NANDOEO1PIO, I, PU, ST
DPWMFI0I1
FCLASSD_R1O1
B6VDDIOP0GPIOPB3I/OAURXD4I1PIO, I, PU, ST
BD8I/O1
CIRQI3
DPWMEXTRG1I1
FCLASSD_R2O1
B5VDDIOP0GPIO_QSPIPB5I/OATCLK2I1PIO, I, PU, ST
BD10I/O1
CPWMH2O1
DQSPI1_SCKO2
FGTSUCOMPO3
M12VDDIOP1GPIOPC0I/OALCDDAT21O1PIO, I, PU, ST
BA23O1
CFLEXCOM0_IO4O1
DTWCK0I/O1
FISC_D6I3
M13VDDIOP1GPIOPC1I/OALCDDAT22O1PIO, I, PU, ST
BA24O1
CCANTX0O1
DSPI1_SPCKI/O1
EI2SC0_CKI/O1
FISC_D7I3
L4VDDBUPIOBU1I/O
L3VDDBUPIOBU2I/O
M5VDDBUPIOBU3I/O
L6VDDBUPIOBU5I/O
P13VDDFUSEPowerVDDFUSEI
Note:
  1. Signal = ‘PIO’ if GPIO; Dir = Direction; PU = Pull-up; PD = Pull-down; HiZ = High impedance; ST = Schmitt Trigger.
  2. The GPIO reset state is not guaranteed during the power-up phase. During this phase, the GPIOs are in Input Pull-Up mode and they take their reset value only after VDDCORE POR reset has been released. If a GPIO must be at level zero at power-up, it is recommended to connect an external pull-down to ensure this state.

The SAMA5D28B/C are not pin-to-pin compatible with SAMA5D28A, SAMA5D26A/B/C and SAMA5D27A/B/C. The table below provides the differences in pinout.

Table 6-4. Pin Description (SAMA5D28B/C pins different from those in the table Pin Description (all packages))
289-pin LFBGAPower RailI/O TypePrimaryAlternatePIO PeripheralReset State(1)(2)
SignalDirSignalDirFuncSignalDirIO
Set
P4VDDCOREPowerVDDCOREI
N5GNDCOREGroundGNDCOREI
R2VDDBUWKUPI
N6VDDBUPIOBU0I/O
M8VDDBU PIOBU2I/O
P6VDDBU PIOBU3I/O
P5VDDBU PIOBU4I/O
R5VDDBU PIOBU5I/O
N7VDDBU PIOBU6I/O
M5VDDBUPIOBU7I/O
R3VDDBUPowerVDDBUI
R4GNDBUGroundGNDBUI
Note:
  1. Signal = ‘PIO’ if GPIO; Dir = Direction; PU = Pull-up; PD = Pull-down; HiZ = High impedance; ST = Schmitt Trigger.
  2. The GPIO reset state is not guaranteed during the power-up phase. During this phase, the GPIOs are in Input Pull-Up mode and they take their reset value only after VDDCORE POR reset has been released. If a GPIO must be at level zero at power-up, it is recommended to connect an external pull-down to ensure this state.