6.2.4 I/O Lines Description

Table 6-1. I/O Lines Description
NameDescriptionType
LCDC_PWMContrast control signal, using Pulse Width ModulationOutput
LCDC_HSYNCHorizontal Synchronization PulseOutput
LCDC_VSYNCVertical Synchronization PulseOutput
LCDC_DAT[7:0]LCD 8-bit data busOutput
LCDC_DENData EnableOutput
LCDC_DISPDisplay Enable signalOutput
LCDC_PCKPixel ClockOutput
MIPI_CLKPMIPI D-PHY differential output clock laneInput/Output
MIPI_CLKN
MIPI_DP0MIPI D-PHY differential output data lane 0Input/Output
MIPI_DN0
MIPI_DP1MIPI D-PHY differential output data lane 1Input/Output
MIPI_DN1
MIPI_DP2MIPI D-PHY differential output data lane 2Input/Output
MIPI_DN2
MIPI_DP3MIPI D-PHY differential output data lane 3Input/Output
MIPI_DN3
MIPI_REXTCalibration reference resistorInput/Output
LVDS_CLK1PDifferential LVDS clock line transceiver outputOutput
LVDS_CLK1M
LVDS_A0PDifferential LVDS data 0 line transceiver outputOutput
LVDS_A0M
LVDS_A1PDifferential LVDS data 1 line transceiver outputOutput
LVDS_A1M
LVDS_A2PDifferential LVDS data 2 line transceiver outputOutput
LVDS_A2M
LVDS_A3PDifferential LVDS data 3 line transceiver outputOutput
LVDS_A3M