41.5 Peripheral Dependencies
Peripheral Name | Base Address |
NVIC IRQ Index:Source |
MCLK AHB/APB Clock Enable Bus:Register:Bit |
GCLK Peripheral Channel Control Register |
PAC Peripheral Identifier PERID:Register:Bit |
DMA Trigger Index:Source |
Event System Type:Event: Register:Path | Power Domain |
---|---|---|---|---|---|---|---|---|
TRAM | 0x4500A000 |
33 : ERR/DRP |
APB: CLKMSK[0] MASK15 | --- |
15 STATUS0 PERID15 |
PD_CORE_BU |