2 Pin Descriptions

The descriptions of the pins are listed in Table 2-1.

Table 2-1. Pin Function Table
Name8-Lead SOIC8-Lead TSSOP8-Pad UDFN(1)5-Lead SOT23Function
A0(2,3)/NC111Device Address Input/No Connect
A1(2,4)/NC222Device Address Input/No Connect
A2(2)333Device Address Input
GND4442Ground
SDA5553Serial Data
SCL6661Serial Clock
WP(2)7775Write-Protect
VCC8884Device Power Supply
Note:
  1. The exposed pad on this package can be connected to GND or left floating.
  2. If the A0, A1, A2 or WP pins are not driven, they are internally pulled down to GND. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer’s trip point (~0.5 x VCC), the pull‑down mechanism disengages. Microchip recommends connecting these pins to a known state whenever possible.
  3. This pin is device address input (A0) pin on the AT24C01C and AT24C02C and is a NC or no connect on the AT24C04C and AT24C08C.
  4. This pin is device address input (A1) pin on the AT24C01C, AT24C02C and AT24C04C and is a NC or no connect on the AT24C08C.