Jump to main content
19.14.5 TMRxCLK Timer Clock Source
Selection Register Name: TMRxCLK Offset: 0x211,0x217,0x21D
Bit 7 6 5 4 3 2 1 0 CS[4:0] Access R/W R/W R/W R/W R/W Reset 0 0 0 0 0
Bits 4:0 – CS[4:0] Timer Clock Source Selection
bits
Table 19-4. Timer Clock Sources CS Clock Source Timer1 Timer3 Timer5 11111-10001
Reserved Reserved Reserved 10000
CLC4_out CLC4_out CLC4_out 01111
CLC3_out CLC3_out CLC3_out 01110
CLC2_out CLC2_out CLC2_out 01101
CLC1_out CLC1_out CLC1_out 01100
Timer5 overflow
output Timer5 overflow
output Reserved 01011
Timer3 overflow
output Reserved Timer3 overflow
output 01010
Reserved Timer1 overflow
output Timer1 overflow
output 01001
Timer0 overflow
output Timer0 overflow
output Timer0 overflow
output 01000
CLKR
output CLKR
output CLKR
output 00111
SOSC SOSC SOSC 00110
MFINTOSC (32
kHz) MFINTOSC (32
kHz) MFINTOSC (32
kHz) 00101
MFINTOSC (500
kHz) MFINTOSC (500
kHz) MFINTOSC (500
kHz) 00100
LFINTOSC LFINTOSC LFINTOSC 00011
HFINTOSC HFINTOSC HFINTOSC 00010
FOSC FOSC FOSC 00001
FOSC /4 FOSC /4 FOSC /4 00000
T1CKIPPS T3CKIPPS T5CKIPPS
Reset States: POR/BOR = 00000 All Other Resets = uuuuu
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.