19.14.5 TMRxCLK

Timer Clock Source Selection Register
Name: TMRxCLK
Offset: 0x211,0x217,0x21D

Bit 76543210 
    CS[4:0] 
Access R/WR/WR/WR/WR/W 
Reset 00000 

Bits 4:0 – CS[4:0] Timer Clock Source Selection bits

Table 19-4. Timer Clock Sources
CSClock Source
Timer1Timer3Timer5
11111-10001ReservedReservedReserved
10000CLC4_outCLC4_outCLC4_out
01111CLC3_outCLC3_outCLC3_out
01110CLC2_outCLC2_outCLC2_out
01101CLC1_outCLC1_outCLC1_out
01100Timer5 overflow outputTimer5 overflow outputReserved
01011Timer3 overflow outputReservedTimer3 overflow output
01010ReservedTimer1 overflow outputTimer1 overflow output
01001Timer0 overflow outputTimer0 overflow outputTimer0 overflow output
01000CLKR outputCLKR outputCLKR output
00111SOSCSOSCSOSC
00110MFINTOSC (32 kHz)MFINTOSC (32 kHz)MFINTOSC (32 kHz)
00101MFINTOSC (500 kHz)MFINTOSC (500 kHz)MFINTOSC (500 kHz)
00100LFINTOSCLFINTOSCLFINTOSC
00011HFINTOSCHFINTOSCHFINTOSC
00010FOSCFOSCFOSC
00001FOSC/4FOSC/4FOSC/4
00000T1CKIPPST3CKIPPST5CKIPPS
Reset States: 
POR/BOR = 00000
All Other Resets = uuuuu