Data Sheet Revision History

Table . Data Sheet Revision History
Revision Level & DateSection/Figure/EntryCorrection
DS60001573K (Oct-2025)
4.13Updated sleep description for Rev D
4.15Added SQI for Rev D
4.17Added Topology Discovery for Rev D
4.19Added Link Status Overview for Rev D
5.1, 5.4Added various registers for Rev D
7.6.9.1Added PMA Transmitter Characteristics for Topology Discovery in Rev D
7.6.11Added Wake-up Signal Characteristics and Timing Rev D
7.6.7Reduce RMII toval maximum from 16 ns to 12 ns
DS60001573J (Mar-2025)1.1

Added SSD (Start-of-Stream Delimiter)

Corrected alphabetical order of entries

1.4

Updated reference documents

Corrected links to reference documents

2.1

Updated reference to IEEE 802.3

Added reference to RMII patent number

2.3Clarified power supply isolation when sleep mode is not required
3.4Clarified behavior of pins during reset
3.5.1Clarified MODE strap pin requirements for LAN8670 and LAN8672 (Datasheet Clarification d6)
4.7.2Clarified section to show that REFCLKIN is not required prior to reset, only after reset for device to function
4.8Corrected register name and bit name
4.8.5 to 4.16.4Moved section 4.8.5 Transmit Collisions to 4.16.4
Fig. 4-10Corrected direction of MDC line
4.12.3, Fig. 4-9,Correct start of delay measurement for PTP timestamping
4.14Clarified that SQI can be taken over all received data
4.15Added info about cable fault diagnostics algorithm.
5.1.3, 5.1.4Reworded OUI description
5.1, 5.2, 5.3, 5.4Modified wording for reserved register access
5.1.7Explained bitfield MITYP is only valid for LAN8670 (Datasheet Clarification d7), plus minor wording changes to improve clarity.
5.4.8Fixed a typo incorrectly stating the wrong voltage
PLCA Reconciliation Sublayer Control 1 RegisterRemoved Register
PLCA Reconciliation Sublayer Status RegisterRemoved Register
PLCA Cycle Skip RegisterRemoved Register
Credit Based Shaper Slope Control Register (5.4.33)Corrected width of bit-fields
Sleep Control 1 Register (5.4.45)Removed bits 3 and 4, which were erroneously included
6.6Added PLCA Collision Detection
Fig. 6-9 - 6-18Updated figures to show that the schematic is not dependent on silicon revision
7.1Remove reference to IBEE CAN EMC ratings
DS60001573H (Dec-2023)Update for silicon revision 5 (product revision C2)
6.4Clarify Power Connectivity
3.4, 4.7.2, 7.1, 7.2, 7.5, 7.6.7, 7.7.2Clarify REFCLKIN 1.8V/3.3V support and duty cycle range
3.4, 3.5Clarify need for configuration strap pull-up/down resistors
DS60001573G (Jul-2023)AllUpdate for silicon revision 4 (product revision C1)
DS60001573F (Jun-2023)AllUpdate for silicon revision 4 (product revision C1)
DS60001573C (Jun-2021)3Separating unused pins that are internally connected (DNC) from those which are internally unconnected (NC)
7.5Updated VIS-VDDP input hysteresis; VO-VDDP, VOH-VDDP output high level drive currents; ICLK input voltage limits
7.6.2Updated typical rise/fall times
7.6.6Updated MII TXD/TXEN setup time
7.6.7Updated RMII RXD/RXER/CRSDV output valid time
7.7Updated 10BASE-T1S PMA Electrical Characteristics
7.1Updated ESD Machine Model rating
4.7Added initialization and configuration sequence
4.9.2Added PLCA diagnostics
6.6Added reference schematics
AllVarious editorial changes
DS60001573B (Feb-2021)AllUpdated Release for RevB1
DS60001573A (Aug-2019)AllInitial Release