35.6.6 ADCLK
Note: ADC Clock divider
is not available if ADCRC is selected as the ADC clock source (OSC[1:0] =
11).| Name: | ADCLK |
| Offset: | 0x1D2D |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| OSC[1:0] | CS[5:0] | ||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
Bits 7:6 – OSC[1:0] ADC Clock Select
| Value | Description |
|---|---|
| 11 | Clock source supplied from ADCRC oscillator, CS bits ignored |
| 10 | Clock source supplied from EXTOSC, divided according to CS bits |
| 01 | Clock source supplied from HFINTOSC, divided according to CS bits |
| 00 | Clock source supplied from FOSC, divided according to CS bits |
Bits 5:0 – CS[5:0] ADC Clock Divider Select
| Value | Description |
|---|---|
| xxxxxx | ADC Clock frequency = FOSC/(2*(CS[5:0]+1)) |
