23.3.4 Interrupts

Table 23-8. Available Interrupt Vectors and Sources
Offset Name Vector Description Conditions
0x00 OVF Overflow interrupt The TCD is done with one TCD cycle.
0x02 TRIG Trigger interrupt
  • TRIGA: Counter is entering On Time A
  • TRIGB: Counter is entering On Time B

When an interrupt condition occurs, the corresponding interrupt flag is set in the Interrupt Flags register of the peripheral (peripheral.INTFLAGS).

An interrupt source is enabled or disabled by writing to the corresponding enable bit in the peripheral's Interrupt Control register (peripheral.INTCTRL).

An interrupt request is generated when the corresponding interrupt source is enabled and the interrupt flag is set. The interrupt request remains active until the interrupt flag is cleared. See the peripheral's INTFLAGS register for details on how to clear interrupt flags.

When several interrupt request conditions are supported by an interrupt vector, the interrupt requests are ORed together into one combined interrupt request to the interrupt controller. The user must read the peripheral's INTFLAGS register to determine which of the interrupt conditions are present.