22.9 DMAC Register Summary (SRAM)

OffsetNameBit Pos.76543210
0x00BTCTRL7:0   BLOCKACT[1:0]EVOSEL[1:0]VALID
15:8STEPSIZE[2:0]STEPSELDSTINCSRCINCBEATSIZE[1:0]
0x02BTCNT7:0BTCNT[7:0]
15:8BTCNT[15:8]
0x04SRCADDR7:0SRCADDR[7:0]
15:8SRCADDR[15:8]
23:16SRCADDR[23:16]
31:24SRCADDR[31:24]
0x08DSTADDR7:0DSTADDR[7:0]
15:8DSTADDR[15:8]
23:16DSTADDR[23:16]
31:24DSTADDR[31:24]
0x0CDESCADDR7:0DESCADDR[7:0]
15:8DESCADDR[15:8]
23:16DESCADDR[23:16]
31:24DESCADDR[31:24]