10.3.2 Configuration

Figure 10-1. Host-Client Relations High-Speed Bus Matrix
Table 10-1. High Speed Bus Matrix Host
High-Speed Bus Matrix HostHost ID
CM4CPU - Cortex M4 Processor1
CM4CC - Cortex-M Cache Controller2
DMA RD - DMA-Read3
DMA-WR - DMA-Write4

DSU/ICD (private test mode only) - Device Service Unit/In-Chip Debugger

5
ICM - Integrity Check Monitor6
ADCM - ADC Controller Module7
Table 10-2. High-Speed Bus Matrix Client
High-Speed Bus Matrix ClientClient ID
SRAM1 - SRAM Port 11
SRAM2 - SRAM Port 22
SRAM3 - SRAM Port 33
SRAM4 - SRAM Port 44
PCHE - Pre-fetch Cache of CM4CC5
PCHE - Pre-fetch Cache of Peripherals6
PB-B-A - Peripheral Bridge A7
PB-B-B - Peripheral Bridge B8
PB-B-C - Peripheral Bridge C9
PB-PIC - Peripheral Bus PIC10
QSPI - Quad SPI Interface11
PUKCC - Public Key Cryptography Controller12