24.12.7 Synchronization Busy in Clock/Calendar mode (CTRLA.MODE=2)
Name: | SYNCBUSY |
Offset: | 0x10 |
Reset: | 0x00000000 |
Property: | - |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
Access | |||||||||
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
Access | |||||||||
Reset |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
CLOCKSYNC | MASK0 | ||||||||
Access | R | R | |||||||
Reset | 0 | 0 |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
ALARM0 | CLOCK | FREQCORR | ENABLE | SWRST | |||||
Access | R | R | R | R | R | ||||
Reset | 0 | 0 | 0 | 0 | 0 |
Bit 15 – CLOCKSYNC Clock Read Sync Enable Synchronization Busy Status
Value | Description |
---|---|
0 | Write synchronization for CTRLA.CLOCKSYNC bit is complete. |
1 | Write synchronization for CTRLA.CLOCKSYNC bit is ongoing. |
Bit 11 – MASK0 Mask 0 Synchronization Busy Status
Value | Description |
---|---|
0 | Write synchronization for MASK0 register is complete. |
1 | Write synchronization for MASK0 register is ongoing. |
Bit 5 – ALARM0 Alarm 0 Synchronization Busy Status
Value | Description |
---|---|
0 | Write synchronization for ALARM0 register is complete. |
1 | Write synchronization for ALARM0 register is ongoing. |
Bit 3 – CLOCK Clock Register Synchronization Busy Status
Value | Description |
---|---|
0 | Read/write synchronization for CLOCK register is complete. |
1 | Read/write synchronization for CLOCK register is ongoing. |
Bit 2 – FREQCORR Frequency Correction Synchronization Busy Status
Value | Description |
---|---|
0 | Write synchronization for FREQCORR register is complete. |
1 | Write synchronization for FREQCORR register is ongoing. |
Bit 1 – ENABLE Enable Synchronization Busy Status
Value | Description |
---|---|
0 | Write synchronization for CTRLA.ENABLE bit is complete. |
1 | Write synchronization for CTRLA.ENABLE bit is ongoing. |
Bit 0 – SWRST Software Reset Synchronization Busy Status
Value | Description |
---|---|
0 | Write synchronization for CTRLA.SWRST bit is complete. |
1 | Write synchronization for CTRLA.SWRST bit is ongoing. |