24.8.6 Interrupt Enable Set

Name: INTENSET
Offset: 0x14
Reset: 0x00000000
Property: Write-Protected

Bit 3130292827262524 
     EVD11 EVD10 EVD9 EVD8  
Access R/WR/WR/WR/W 
Reset 0000 
Bit 2322212019181716 
     OVR11OVR10OVR9OVR8 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 EVD7 EVD6 EVD5 EVD4 EVD3 EVD2 EVD1 EVD0  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 OVR7OVR6OVR5OVR4OVR3OVR2OVR1OVR0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 24, 25, 26, 27 – EVDn  Channel n Event Detection Interrupt Enable [n=11..8]

Writing a zero to this bit has no effect.

Writing a one to this bit will set the Event Detected Channel n Interrupt Enable bit, which enables the Event Detected Channel n interrupt.

ValueDescription
0 The Event Detected Channel n interrupt is disabled.
1 The Event Detected Channel n interrupt is enabled.

Bits 16, 17, 18, 19 – OVRn Channel n Overrun Interrupt Enable [n=11..8]

Writing a zero to this bit has no effect.

Writing a one to this bit will set the Overrun Channel n Interrupt Enable bit, which enables the Overrun Channel n interrupt.

ValueDescription
0 The Overrun Channel n interrupt is disabled.
1 The Overrun Channel n interrupt is enabled.

Bits 8, 9, 10, 11, 12, 13, 14, 15 – EVDn  Channel n Event Detection Interrupt Enable [n=7..0]

Writing a zero to this bit has no effect.

Writing a one to this bit will set the Event Detected Channel n Interrupt Enable bit, which enables the Event Detected Channel n interrupt.

ValueDescription
0 The Event Detected Channel n interrupt is disabled.
1 The Event Detected Channel n interrupt is enabled.

Bits 0, 1, 2, 3, 4, 5, 6, 7 – OVRn Channel n Overrun Interrupt Enable [n=7..0]

Writing a zero to this bit has no effect.

Writing a one to this bit will set the Overrun Channel n Interrupt Enable bit, which enables the Overrun Channel n interrupt.

ValueDescription
0 The Overrun Channel n interrupt is disabled.
1 The Overrun Channel n interrupt is enabled.