These bits determine the number of CLK_WDT_OSC clock cycles between the start of
the watchdog time-out period and the generation of the Early Warning interrupt.
These bits are loaded from User Configuration FUCFG0 at start-up.
Value | Description |
---|
0x0 | 8
CLK_WDT_OSC clock cycles |
0x1 | 16
CLK_WDT_OSC clock cycles |
0x2 | 32
CLK_WDT_OSC clock cycles |
0x3 | 64
CLK_WDT_OSC clock cycles |
0x4 | 128
CLK_WDT_OSC clock cycles |
0x5 | 256
CLK_WDT_OSC clock cycles |
0x6 | 512
CLK_WDT_OSC clock cycles |
0x7 | 1024
CLK_WDT_OSC clock cycles |
0x8 | 2048
CLK_WDT_OSC clock cycles |
0x9 | 4096
CLK_WDT_OSC clock cycles |
0xA | 8192
CLK_WDT_OSC clock cycles |
0xB | 16384
CLK_WDT_OSC clock cycles |
0xC -
0xF | Reserved |