58 Revision History
Revision G - June 2025
| Section | Description |
|---|---|
| Up to 2 MB Live-Update Flash and 512 KB SRAM with Hardware Security Module (HSM) for Secure Connectivity Applications |
|
| Package and Pinout |
|
| Signal Description |
|
| Multi-Channel RAM Controller (MCRAMC) |
|
| Clock Distribution System |
|
| PORT |
|
| WDT | |
| DMAC |
|
| ETH |
|
| SERCOM USART |
|
| SERCOM I2C |
|
| TCC |
|
| Electrical Characteristics 85°C |
|
| Electrical Characteristics 125°C |
|
Revision F - December 2024
| Section | Description |
|---|---|
| Up to 2 MB Live-Update Flash and 512 KB SRAM with Hardware Security Module (HSM) for Secure Connectivity Applications |
|
| Pinout |
|
| Product Mapping |
|
| Memories |
|
Revision E - October 2024
| Section | Description |
|---|---|
| Configuration Summary |
|
| Package and Pinout |
|
| Signal Descriptions |
|
| Power Supplies and Startup Considerations |
|
| Memories |
|
| SUPC |
|
| RSTC |
|
| PORT |
|
| TCC |
|
| CCL | |
| ADC |
|
| Electrical Characteristics (85°C) |
|
| Packaging |
|
Revision D - July 2024
| Section | Description |
|---|---|
| Package and Pinout |
|
| Signal Description |
|
| Clock Distribution System |
|
| TrustRAM (TRAM) |
|
| Electrical Characteristics (85°C) |
|
Revision C - April 2024
| Section | Description |
|---|---|
| General | Minor changes of format.
|
| Features |
|
| Configuration Summary | |
| Guidelines for Getting Started |
|
| Package and Pinout | |
| Signal Description |
|
| Power Supplies and Startup Considerations |
|
| Product Mapping | |
| Peripherals |
|
| Processor and Architecture |
|
| Memories |
|
| Cortex-M Cache Controller (CMCC) |
|
| Peripheral Access Controller (PAC) |
|
| Device Service Unit (DSU) |
|
| Clock Distribution System |
|
| Oscillator Controller (OSCCTRL) |
|
| Generic Clock Controller (GCLK) |
|
| Main Clock (MCLK) |
|
| 32 KHz Oscillators Controller (OSC32KCTRL) |
|
| Frequency Meter (FREQM) |
|
| Real-Time Counter (RTC) |
|
| Direct Memory Access Controller (DMAC) |
|
| Supply Controller (SUPC) |
|
| Power Manager (PM) |
|
| Reset Controller (RSTC) |
|
| External Interrupt Controller (EIC) |
|
| Event System (EVSYS) |
|
| Serial Communication Interface (SERCOM) |
|
| Serial Quad Interface (SQI) |
|
| Universal Serial Bus Hi-Speed (USBHS) |
|
| Controller Area Network (CAN) |
|
| True Random Number Generator (TRNG) | |
| Configurable Custom Logic (CCL) |
|
| Analog-to-Digital Converter (ADC) |
|
| Analog Comparators (AC) |
|
| Position Decoder (PDEC) |
|
| Timer/Counter for Control Applications (TCC) |
|
| TrustRAM (TRAM) | |
| Peripheral Touch Controller (PTC) |
|
| Electrical Characteristics (85°C) |
|
Revision B - May 2023
| Section | Description |
|---|---|
| General |
|
| Features |
|
| Configuration Summary |
|
| Signal Description |
|
| Block Diagram |
|
| Pinout |
|
| Power Supplies and Startup Considerations |
|
| Processor and Architecture |
|
| Memories |
|
| CMCC | |
| IDAU |
|
| DSU | |
| Clock Distribution System |
|
| OSCCTRL |
|
| GCLK |
|
| MCLK |
|
| OSC32KCTRL |
|
| WDT |
|
| RTC |
|
| SUPC |
|
| RSTC |
|
| NVMCTRL |
|
| ADC |
|
| Electrical Specifications 85°C |
|
| Extended Temperature Electrical Characterstics (125°C) |
|
| Schematic Checklist |
|
| Packaging |
|
Revision A - November 2022
Terminology used in this document may not match with the contents of other Microchip documentation and collateral. For any questions or concerns regarding terminology, contact a Microchip support or sales representative.
This is the initial released version of this document.
