Figure 40-104. Gain Error vs.
VREFA (ADC Single Ended Mode @60 ksps,
VDD = 3.0V)
Figure 40-105. Gain Error vs.
Sample Rate (ADC Single Ended Mode, VREFA =
VDD = 3.0V)
Figure 40-106. Offset Error
vs. VREFA (ADC Single Ended Mode @60 ksps,
VDD = 3.0V)
Figure 40-107. Offset Error
vs. Sample Rate (ADC Single Ended Mode, VREFA =
VVDD = 3.0V)
Figure 40-108. DNL vs. ADC
code (ADC Single Ended Mode @60 ksps, VDD =
3.0V)
Figure 40-109. INL vs. ADC
code (ADC Single Ended Mode @60 ksps, VDD =
3.0V)
Figure 40-110. DNL vs.
VREFA (ADC Single Ended Mode @60 ksps,
VDD = 3.0V, T = 125°C)
Figure 40-111. DNL vs. Sample
Rate (ADC Single Ended Mode, VREFA = VDD =
3.0V, T = 125°C)
Figure 40-112. INL vs.
VREFA (ADC Single Ended Mode @60 ksps,
VDD = 3.0V, T = 125°C)
Figure 40-113. INL vs. Sample
Rate (ADC Single Ended Mode, VREFA = VDD =
3.0V, T = 125°C)