13.6.8 APBC Mask
| Name: | APBCMASK |
| Offset: | 0x1C |
| Reset: | 0x00000000 |
| Property: | PAC Write-Protection |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| CCL | AC | ADC0 | TC4 | ||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| TC3 | TC2 | TC1 | TC0 | TCC2 | TCC1 | TCC0 | |||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | ||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS | |||||
| Access | R/W | R/W | R/W | R/W | R/W | ||||
| Reset | 0 | 0 | 0 | 0 | 0 |
Bit 23 – CCL CCL APBC Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the CCL is stopped. |
| 1 | The APBC clock for the CCL is enabled. |
Bit 20 – AC AC APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the AC is stopped. |
| 1 | The APBC clock for the AC is enabled. |
Bit 17 – ADC0 ADC0 APBC Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the ADC0 is stopped. |
| 1 | The APBC clock for the ADC0 is enabled. |
Bit 16 – TC4 TC4 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TC4 is stopped. |
| 1 | The APBC clock for the TC4 is enabled. |
Bit 15 – TC3 TC3 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TC3 is stopped. |
| 1 | The APBC clock for the TC3 is enabled. |
Bit 14 – TC2 TC2 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TC2 is stopped. |
| 1 | The APBC clock for the TC2 is enabled. |
Bit 13 – TC1 TC1 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TC1 is stopped. |
| 1 | The APBC clock for the TC1 is enabled. |
Bit 12 – TC0 TC0 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TC0 is stopped. |
| 1 | The APBC clock for the TC0 is enabled. |
Bit 11 – TCC2 TCC2 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TCC2 is stopped. |
| 1 | The APBC clock for the TCC2 is enabled. |
Bit 10 – TCC1 TCC1 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TCC1 is stopped. |
| 1 | The APBC clock for the TCC1 is enabled. |
Bit 9 – TCC0 TCC0 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the TCC0 is stopped. |
| 1 | The APBC clock for the TCC0 is enabled. |
Bit 4 – SERCOM3 SERCOM3 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the SERCOM3 is stopped. |
| 1 | The APBC clock for the SERCOM3 is enabled. |
Bit 3 – SERCOM2 SERCOM2 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the SERCOM2 is stopped. |
| 1 | The APBC clock for the SERCOM2 is enabled. |
Bit 2 – SERCOM1 SERCOM1 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the SERCOM1 is stopped. |
| 1 | The APBC clock for the SERCOM1 is enabled. |
Bit 1 – SERCOM0 SERCOM0 APBC Mask Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the SERCOM0 is stopped. |
| 1 | The APBC clock for the SERCOM0 is enabled. |
Bit 0 – EVSYS EVSYS APBC Clock Enable
| Value | Description |
|---|---|
| 0 | The APBC clock for the EVSYS is stopped. |
| 1 | The APBC clock for the EVSYS is enabled. |
