17.8 Peripheral Dependencies
Peripheral Name | Base Address |
NVIC IRQ Index:Source |
MCLK AHB/APB Clock Enable Bus:Register:Bit |
GCLK Peripheral Channel Control Register |
PAC Peripheral Identifier PERID:Register:Bit |
DMA Trigger Index:Source |
Event System Type:Event: Register:Path | Power Domain |
---|---|---|---|---|---|---|---|---|
DSU | 0x44000000 |
AHB: CLKMSK[0] MASK0 | --- |
0 STATUS0 PERID0 |
1 : DCC0 2 : DCC1 |
PD_CORE_SW |