These bits determine the number of GCLK_WDT clock cycles between the start of the
watchdog time-out period and the generation of the Early Warning interrupt.
These bits are loaded from User Configuration FUCFG0 at start-up.
| Value | Description |
|---|
| 0x0 | 8
GCLK_WDT clock cycles |
| 0x1 | 16
GCLK_WDT clock cycles |
| 0x2 | 32
GCLK_WDT clock cycles |
| 0x3 | 64
GCLK_WDT clock cycles |
| 0x4 | 128
GCLK_WDT clock cycles |
| 0x5 | 256
GCLK_WDT clock cycles |
| 0x6 | 512
GCLK_WDT clock cycles |
| 0x7 | 1024
GCLK_WDT clock cycles |
| 0x8 | 2048
GCLK_WDT clock cycles |
| 0x9 | 4096
GCLK_WDT clock cycles |
| 0xA | 8192
GCLK_WDT clock cycles |
| 0xB -
0xF | Reserved |