Jump to main content
PIC16F18154/55/74/75 Full-Featured 28/40-Pin Microcontrollers
Search
Product Pages
PIC16F18154
PIC16F18155
PIC16F18174
PIC16F18175
Introduction
PIC16F181
Family Summary
Core Features
Memory
Operating Characteristics
Power-Saving Functionality
Digital Peripherals
Analog Peripherals
Clocking Structure
Programming/Debug Features
Block Diagram
1
Packages
2
Pin Diagrams
3
Pin Allocation Tables
4
Guidelines for Getting Started with
PIC16F181
Microcontrollers
4.1
Basic Connection Requirements
4.2
Power Supply Pins
4.3
Master Clear (
MCLR
) Pin
4.4
In-Circuit Serial Programming™ (ICSP™) Pins
4.5
Unused I/Os
5
Register and Bit Naming Conventions
5.1
Register Names
5.2
Bit Names
5.3
Register and Bit Naming Exceptions
6
Register Legend
7
Enhanced Mid-Range CPU
7.1
Automatic Interrupt Context Saving
7.2
16
-Level Stack with Overflow and Underflow
7.3
File Select Registers
7.4
Instruction Set
8
Device Configuration
8.1
Configuration Words
8.2
Code Protection
8.3
Write Protection
8.4
User ID
8.5
Device ID and Revision ID
8.6
Register Definitions: Configuration Settings
8.7
Register Definitions: Device ID and Revision ID
9
Memory Organization
9.1
Program Memory Organization
9.2
Data Memory Organization
9.3
STATUS Register
9.4
PCL and PCLATH
9.5
Stack
9.6
Indirect Addressing
9.7
Register Definitions: Memory Organization
9.8
Register Summary - Memory Organization
10
Resets
10.1
Power-on Reset (POR)
10.2
Brown-out Reset (BOR)
10.3
MCLR
Reset
10.4
Windowed Watchdog Timer (WWDT) Reset
10.5
Watchdog Timer (WDT) Reset
10.6
RESET
Instruction
10.7
Stack Overflow/Underflow Reset
10.8
Power-Up Timer (PWRT)
10.9
Start-Up Sequence
10.10
Memory Execution Violation
10.11
Determining the Cause of a Reset
10.12
Power Control (PCONx) Register
10.13
Register Definitions: Power Control
10.14
Register Summary - Power Control
11
OSC - Oscillator Module (With Fail-Safe Clock Monitor)
11.1
Clock Source Types
11.2
Clock Switching
11.3
Fail-Safe Clock Monitor (FSCM)
11.4
Active Clock Tuning (ACT)
11.5
Register Definitions: Oscillator Module
11.6
Register Summary - Oscillator Module
12
INT - Interrupts
12.1
Overview
12.2
INTCON Register
12.3
PIE Registers
12.4
PIR Registers
12.5
Operation
12.6
Interrupt Latency
12.7
Interrupts During Sleep
12.8
INT Pin
12.9
Automatic Context Saving
12.10
Register Definitions: Interrupt Control
12.11
Register Summary - Interrupt Control
13
Power-Saving Modes
13.1
Doze Mode
13.2
Sleep Mode
13.3
Idle Mode
13.4
Peripheral Operation in Power-Saving Modes
13.5
Register Definitions: Power-Savings Control
13.6
Register Summary - Power-Savings Control
14
WWDT - Windowed Watchdog Timer
14.1
Independent Clock Source
14.2
WWDT Operating Modes
14.3
Time-Out Period
14.4
Watchdog Window
14.5
Clearing the Watchdog Timer
14.6
Operation During Sleep
14.7
Register Definitions: Windowed Watchdog Timer Control
14.8
Register Summary - WDT Control
15
NVM - Nonvolatile Memory Control
15.1
Program Flash Memory (PFM)
15.2
Data Flash Memory (DFM)
15.3
Register Definitions: Nonvolatile Memory Control
15.4
Register Summary - NVM Control
16
I/O Ports
16.1
Overview
16.2
PORTx - Data Register
16.3
LATx - Output Latch
16.4
TRISx - Direction Control
16.5
ANSELx - Analog Control
16.6
WPUx - Weak Pull-Up Control
16.7
INLVLx - Input Threshold Control
16.8
SLRCONx - Slew Rate Control
16.9
ODCONx - Open-Drain Control
16.10
Edge Selectable Interrupt-on-Change
16.11
I
2
C Pad Control
16.12
I/O Priorities
16.13
MCLR
/V
PP
/RE3
Pin
16.14
Register Definitions: Port Control
16.15
Register Summary - I/O Ports
17
IOC - Interrupt-on-Change
17.1
Overview
17.2
Enabling the Module
17.3
Individual Pin Configuration
17.4
Interrupt Flags
17.5
Clearing Interrupt Flags
17.6
Operation in Sleep
17.7
Register Definitions: Interrupt-on-Change Control
17.8
Register Summary - Interrupt-on-Change
18
PPS - Peripheral Pin Select Module
18.1
Overview
18.2
PPS Inputs
18.3
PPS Outputs
18.4
Bidirectional Pins
18.5
PPS Lock
18.6
Operation During Sleep
18.7
Effects of a Reset
18.8
Register Definitions: Peripheral Pin Select (PPS)
18.9
Register Summary - Peripheral Pin Select Module
19
CRC - Cyclic Redundancy Check Module with Memory Scanner
19.1
Module Overview
19.2
Polynomial Implementation
19.3
Data Sources
19.4
CRC Check Value
19.5
CRC Interrupt
19.6
Configuring the CRC Module
19.7
Scanner Module Overview
19.8
Scanning Modes
19.9
Configuring the Scanner
19.10
Scanner Interrupts
19.11
WWDT Interaction
19.12
Operation During Sleep
19.13
Peripheral Module Disable
19.14
Register Definitions: CRC and Scanner Control
19.15
Register Summary - CRC
20
PMD - Peripheral Module Disable
20.1
Overview
20.2
Disabling a Module
20.3
Enabling a Module
20.4
Register Definitions: Peripheral Module Disable
20.5
Register Summary - PMD
21
CLKREF - Reference Clock Output Module
21.1
Clock Source
21.2
Programmable Clock Divider
21.3
Selectable Duty Cycle
21.4
Operation in Sleep Mode
21.5
Register Definitions: Reference Clock
21.6
Register Summary - Reference CLK
22
TMR0 - Timer0 Module
22.1
Timer0 Operation
22.2
Clock Selection
22.3
Timer0 Output and Interrupt
22.4
Operation During Sleep
22.5
Register Definitions: Timer0 Control
22.6
Register Summary - Timer0
23
TMR1 - Timer1 Module with Gate Control
23.1
Timer1 Operation
23.2
Clock Source Selection
23.3
Timer1 Prescaler
23.4
Secondary Oscillator
23.5
Timer1 Operation in Asynchronous Counter Mode
23.6
Timer1 16-Bit Read/Write Mode
23.7
Timer1 Gate
23.8
Timer1 Interrupt
23.9
Timer1 Operation During Sleep
23.10
CCP Capture/Compare Time Base
23.11
CCP Special Event Trigger
23.12
Peripheral Module Disable
23.13
Register Definitions: Timer1 Control
23.14
Register Summary - Timer1
24
TMR2 - Timer2 Module
24.1
Timer2 Operation
24.2
Timer2 Output
24.3
External Reset Sources
24.4
Timer2 Interrupt
24.5
PSYNC Bit
24.6
CSYNC Bit
24.7
Operating Modes
24.8
Operation Examples
24.9
Timer2 Operation During Sleep
24.10
Register Definitions: Timer2 Control
24.11
Register Summary - Timer2
25
NCO - Numerically Controlled Oscillator Module
25.1
NCO Operation
25.2
Fixed Duty Cycle Mode
25.3
Pulse Frequency Mode
25.4
Output Polarity Control
25.5
Interrupts
25.6
Effects of a Reset
25.7
Operation in Sleep
25.8
Register Definitions: NCO
25.9
Register Summary - NCO
26
CWG - Complementary Waveform Generator Module
26.1
Fundamental Operation
26.2
Operating Modes
26.3
Clock Source
26.4
Selectable Input Sources
26.5
Output Control
26.6
Dead-Band Control
26.7
Rising Edge and Reverse Dead Band
26.8
Falling Edge and Forward Dead Band
26.9
Dead-Band Jitter
26.10
Auto-Shutdown
26.11
Auto-Shutdown Restart
26.12
Operation During Sleep
26.13
Configuring the CWG
26.14
Register Definitions: CWG Control
26.15
Register Summary - CWG
27
CCP - Capture/Compare/PWM Module
27.1
CCP Module Configuration
27.2
Capture Mode
27.3
Compare Mode
27.4
PWM Overview
27.5
Register Definitions: CCP Control
27.6
Register Summary - CCP Control
28
Capture, Compare, and PWM Timers Selection
28.1
Register Definitions: Capture, Compare, and PWM Timers Selection
28.2
Register Summary - Capture, Compare, and PWM Timers Selection
29
PWM - Pulse-Width Modulator with Compare
29.1
Output Slices
29.2
Period Timer
29.3
Clock Sources
29.4
External Period Resets
29.5
Buffered Period and Parameter Registers
29.6
Synchronizing Multiple PWMs
29.7
Interrupts
29.8
Operation During Sleep
29.9
Register Definitions: PWM Control
29.10
Register Summary - PWM
30
CLC - Configurable Logic Cell
30.1
CLC Setup
30.2
CLC Interrupts
30.3
Effects of a Reset
30.4
Output Mirror Copies
30.5
Operation During Sleep
30.6
CLC Setup Steps
30.7
Register Overlay
30.8
Register Definitions: Configurable Logic Cell
30.9
Register Summary - CLC Control
31
MSSP - Host Synchronous Serial Port Module
31.1
SPI Mode Overview
31.2
I
2
C Mode Overview
31.3
Baud Rate Generator
31.4
Register Definitions: MSSP Control
31.5
Register Summary - MSSP Control
32
EUSART - Enhanced Universal Synchronous Asynchronous Receiver Transmitter
32.1
EUSART Asynchronous Mode
32.2
Clock Accuracy with Asynchronous Operation
32.3
EUSART Baud Rate Generator (BRG)
32.4
EUSART Synchronous Mode
32.5
EUSART Operation During Sleep
32.6
Register Definitions: EUSART Control
32.7
Register Summary - EUSART
33
ADC - Analog-to-Digital Converter with Computation Module
33.1
ADC Configuration
33.2
ADC Operation
33.3
ADC Acquisition Requirements
33.4
Computation Operation
33.5
Register Definitions: ADC Control
33.6
Register Summary - ADC
34
DAC - Digital-to-Analog Converter Module
34.1
Output Voltage Selection
34.2
Ratiometric Output Level
34.3
Buffered DAC Output Range Selection
34.4
Operation During Sleep
34.5
Effects of a Reset
34.6
Register Definitions: DAC Control
34.7
Register Summary - DAC
35
CMP - Comparator Module
35.1
Comparator Overview
35.2
Comparator Control
35.3
Comparator Output Synchronization
35.4
Comparator Hysteresis
35.5
Comparator Interrupt
35.6
Comparator Positive Input Selection
35.7
Comparator Negative Input Selection
35.8
Comparator Response Time
35.9
Analog Input Connection Considerations
35.10
Operation in Sleep Mode
35.11
ADC Auto-Trigger Source
35.12
Register Definitions: Comparator Control
35.13
Register Summary - Comparator
36
FVR - Fixed Voltage Reference
36.1
Independent Gain Amplifiers
36.2
FVR Stabilization Period
36.3
Register Definitions: FVR
36.4
Register Summary - FVR
37
Temperature Indicator Module
37.1
Module Operation
37.2
Temperature Calculation
37.3
ADC Acquisition Time
37.4
Register Definitions: Temperature Indicator
37.5
Register Summary - Temperature Indicator
38
ZCD - Zero-Cross Detection Module
38.1
External Resistor Selection
38.2
ZCD Logic Output
38.3
ZCD Logic Polarity
38.4
ZCD Interrupts
38.5
Correction for Z
CPINV
Offset
38.6
Handling V
PEAK
Variations
38.7
Operation During Sleep
38.8
Effects of a Reset
38.9
Disabling the ZCD Module
38.10
Register Definitions: ZCD Control
38.11
Register Summary - ZCD
39
Charge Pump
39.1
Manually Enabled
39.2
Automatically Enabled
39.3
Disabled
39.4
Charge Pump Oscillator
39.5
Charge Pump Threshold
39.6
Charge Pump Ready
39.7
Register Definitions: Charge Pump
39.8
Register Summary - Charge Pump
40
Instruction Set Summary
40.1
Read-Modify-Write Operations
40.2
Standard Instruction Set
41
ICSP™ - In-Circuit Serial Programming™
41.1
High-Voltage Programming Entry Mode
41.2
Low-Voltage Programming Entry Mode
41.3
Common Programming Interfaces
42
Register Summary
43
Electrical Specifications
43.1
Absolute Maximum Ratings
(†)
43.2
Standard Operating Conditions
43.3
DC Characteristics
43.4
AC Characteristics
44
DC and AC Characteristics Graphs and Tables
45
Packaging Information
45.1
Package Details
46
Appendix A: Revision History
Microchip Information
The Microchip Website
Product Change Notification Service
Customer Support
Product Identification System
Microchip Devices Code Protection Feature
Legal Notice
Trademarks
Quality Management System
Worldwide Sales and Service