32.3.2 SFRBU DDR Power Control Register
Name: | SFRBU_DDRPWR |
Offset: | 0x10 |
Reset: | 0x00000000 |
Property: | Read/Write |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
Access | |||||||||
Reset |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
Access | |||||||||
Reset |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
Access | |||||||||
Reset |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
RETENTION | |||||||||
Access | R/W | ||||||||
Reset | 0 |
Bit 0 – RETENTION SDRAM I/Os Retention
When set, SDRAM I/Os are in Retention state. Refer to “Backup with SDRAM in Self-Refresh (BSR) Mode” in the section “Electrical Characteristics” for more details.