19.7.17 PLL0 Post Output Clock Divider B

Table 19-21. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: PLL0POSTDIVB
Offset: 0x50
Reset: 0x00002020
Property: PAC Write-Protection

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
 OUTEN5 POSTDIV5[5:0] 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 
Bit 76543210 
 OUTEN4 POSTDIV4[5:0] 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 

Bits 7, 15 – OUTENn CLK_PLL0_CLKOUTn Output Enable

ValueDescription
0CLK_PLL0_CLKOUTn Output Disabled
1CLK_PLL0_CLKOUTn Output Enabled

Bits 0:5, 8:13 – POSTDIVn PLL0 FVCO Output Clock Division Factor

This field determines the division factor of the PLL0 FVCO output that creates FCLK_PLL0 and CLK_PLL0_CLKOUTn. POSTDIV value must be between 1 ≤ POSTDIV ≤ 63.
Note:
  1. (FVCO/POSTDIV) > FCLK_PLL0 > CLK_PLL0_CLKOUTn.
  2. PLL0 must be disabled before making changes to POSTDIVn values.
  3. It is not recommended to set the POSTDIV registers while the PLL is active and stable.