49.6.19 DMA Preview Control Register

Name: ISI_DMA_P_CTRL
Offset: 0x48
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
     P_DONEP_IENP_WBP_FETCH 
Access R/WR/WR/WR/W 
Reset 0000 

Bit 3 – P_DONE Preview Transfer Done

This bit is only updated in the memory.

ValueDescription
0

The transfer related to this descriptor has not been performed.

1

The transfer related to this descriptor has completed. This bit is updated in memory at the end of the transfer, when writeback operation is enabled.

Bit 2 – P_IEN Transfer Done Flag Control

ValueDescription
0

Preview transfer done flag generation is enabled.

1

Preview transfer done flag generation is disabled.

Bit 1 – P_WB Descriptor Writeback Control Bit

ValueDescription
0

Preview channel writeback operation is disabled.

1

Preview channel writeback operation is enabled.

Bit 0 – P_FETCH Descriptor Fetch Control Bit

ValueDescription
0

Preview channel fetch operation is disabled.

1

Preview channel fetch operation is enabled.