1.7 Signal Description

Signal NameFunctionTypeCommentsActive Level
Clocks, Oscillators and PLLs
XINMain Oscillator InputInput
XOUTMain Oscillator OutputOutput
XIN32Slow Clock Oscillator InputInput
XOUT32Slow Clock Oscillator OutputOutput
AUDIOCLKAudio ClockOutput
PCK[7:0]Programmable Clock OutputOutputReset State:
- PIO Input
- Internal Pull-up enabled
- Schmitt Trigger enabled
Shutdown, Wake-up Logic
LPMLow-power ModeOutput
SHDNShutdown ControlOutput
WKUP[5:0]Wakeup InputInput
ICE and JTAG
TCK/SWCLKTest Clock/Serial Wire ClockInput
TDITest Data InInput
TDOTest Data OutOutput
TMS/SWDIOTest Mode Select/Serial Wire Input/OutputI/O
JTAGSELJTAG SelectionInput
Reset/Test
NRSTMicroprocessor ResetInputLow
TSTTest Mode SelectInput
NTRSTTest Reset SignalInput
NRST_OUTMicroprocessor Reset OutputOutputLow
External Interrupt Controller – EIC
IRQ[1:0]External Interrupt InputInput
PIO Controller – PIO
PA[31:0]Parallel IO ControllerI/O
PB[31:0]Parallel IO ControllerI/O
PC[31:0]Parallel IO ControllerI/O
PD[31:0]Parallel IO ControllerI/O
PE[13:0]Parallel IO ControllerI/O
External Bus Interface – EBI
D[15:0]Data BusI/O
A22/A21/A[12:0]Address BusOutput
NWAITExternal Wait SignalInputLow
Static Memory Controller – SMC
NCS0/NANDCS0Chip Select LinesOutputLow
NCS1/NANDCS1
NWR[1:0]Write SignalOutputLow
NRDRead SignalOutputLow
NWEWrite Enable SignalOutputLow
NBS[1:0]Byte Select SignalOutputLow
NANDOENAND Flash Output EnableOutputLow
NANDWENAND Flash Write EnableOutputLow
SMCKClock for synchronous transferOutput
Universal DDR Memory Controller – UDDRC
DDR_CLK, DDR_CLKNDifferential ClockOutput
DDR_CKEClock EnableOutputHigh
DDR_CSNChip SelectOutputLow
DDR_BA[2:0]Bank SelectOutputLow
DDR_WENWrite EnableOutputLow
DDR_RASN, DDR_CASNRow Signal, Column SignalOutputLow
DDR_A[15:0]Address BusOutput
DDR_D[15:0]Data BusI/O

DDR_DQS[1:0],
DDR_DQSN[1:0]

Differential Data StrobeI/O
DDR_DQM[1:0]Write Data MaskOutput
DDR_ZQCalibration ReferenceInput
DDR_VREFReference VoltageInput
DDR_RESETNDDR3 Active Low Asynchronous ResetOutputLow
DDR_ODTOn-Die TerminationOutputHigh
Secure Digital MultiMedia Card Controller – SDMMC[2:0]
SDMMC[2:0]_CALSD Card CalibrationInputLow
SDMMC[2:0]_CDSD Card/e.MMC Card DetectInputLow
SDMMC[2:0]_CMDSD Card/e.MMC Command/Response LineI/O
SDMMC[2:0]_WPSD Card Connector Write Protect SignalInputHigh
SDMMC[1:0]_RSTNe.MMC Reset SignalOutputLow
SDMMC[2:0]_1V8SELSD Card Signal Voltage SelectionOutput
SDMMC[2:0]_CKSD Card/e.MMC Clock SignalOutput
SDMMC[2:1]_DAT[3:0]SD Card Data LinesI/O
SDMMC0_DAT[7:0]e.MMC Data LinesI/O
SDMMC0_DSe.MMC Data StrobeInput
I3C Controller – I3CC
I3CC_SCLSerial ClockI/O
I3CC_SDASerial DataI/O
I3CC_SDASPUESerial Data Pull-up EnableOutput
Flexible Serial Communication Controller – FLEXCOM[10:0]
FLEXCOM[10:0]_IO0Transmit DataI/O
FLEXCOM[10:0]_IO1Receive DataI/O
FLEXCOM[10:0]_IO2Serial ClockI/O
FLEXCOM[10:0]_IO3Clear To Send/SPI Chip Select 0I/O
FLEXCOM[10:0]_IO4Request To Send/SPI Chip Select 1Output
FLEXCOM[10:0]_IO5SPI Chip Select 2Output
FLEXCOM[10:0]_IO6SPI Chip Select 3Output
Inter-IC Sound Multi Channel Controller – I2SMCC[1:0]
I2SMCC[1:0]_MCKBus ClockOutput
I2SMCC[1:0]_CKSerial ClockI/O
I2SMCC[1:0]_WSWord SelectI/O
I2SMCC[1:0]_DIN[3:0]Serial Data InputInput
I2SMCC[1:0]_DOUT[3:0]Serial Data OutputOutput
Synchronous Serial Controller – SSC[1:0]
TD[1:0]Transmit DataOutput
RD[1:0]Receive DataInput
TK[1:0]Transmit ClockI/O
RK[1:0]Receive ClockI/O
TF[1:0]Transmit Frame SyncI/O
RF[1:0]Receive Frame SyncI/O
Timer Counter – TC[1:0]
TCLK[5:0]External Clock InputInput
TIOA[5:0]I/O Line AI/O
TIOB[5:0]I/O Line BI/O
Quad/Octal IO SPI – QSPI[1:0]
QSPI[1:0]_SCKSerial ClockOutput
QSPI[1:0]_CSChip SelectOutputLow
QSPI[1:0]_IO[3:0]QSPI I/OI/O
QIO0 is QMOSI Host Out - Client In
QIO1 is QMISO Host In - Client Out
QSPI0_IO[7:4]QSPI0 I/Os for Octal ModeI/O
QSPI0_SCKNNegative QSPI0 Serial ClockOutput
QSPI0_INTQSPI0 InterruptInputLow
QSPI0_DQSQSPI0 Data StrobeInput
Pulse Width Modulation Controller – PWM
PWMH[3:0]Waveform Output HighOutput
PWML[3:0]Waveform Output LowOutput
PWMFI[1:0]Fault InputsInput
PWMEXTRG[1:0]External TriggerInput
USB High Speed Ports A, B, C
HHSDPA

Host Port A High Speed Data +
Device A High Speed Data +

Analog
HHSDMA

Host Port A High Speed Data -
USB Device A High Speed Data -

Analog
HHSDPB

Host Port B High Speed Data +
Device B High Speed Data +

Analog
HHSDMB

Host Port B High Speed Data -
Device B High Speed Data -

Analog
HHSDPCHost Port C High Speed Data +Analog
HHSDMCHost Port C High Speed Data -Analog
HHSA_CC[2:1]Host Port A Configuration Channel 1 and 2AnalogMultiplexed with PIO
HHSB_CC[2:1]Host Port B Configuration Channel 1 and 2AnalogMultiplexed with PIO
HHSRTUNEHost Tune ResistorAnalog
Gigabit Ethernet MAC 10/100/1000 – GMAC[1:0]
G[1:0]_TXEN/G[1:0]_TXCTLTransmit Enable or Transmit Control SignalOutput
G[1:0]_TX[3:0]Transmit DataOutput
G[1:0]_TSUCOMPTSU Timer Comparison ValidOutput
G[1:0]_REFCK/G[1:0]_TXCKTransmit Clock or 50 MHz Reference ClockI/O
G[1:0]_RX[3:0]Receive DataInput
G[1:0]_RXCTL/G[1:0]_CRSDVReceive Data Valid or Carrier Sense and Data Valid or Receive Control SignalInput
G[1:0]_RXCKReceive ClockInput
G[1:0]_RXERReceive ErrorInput
G[1:0]_MDCManagement Data ClockOutput
G[1:0]_MDIOManagement Data Input/OutputI/O
Analog-to-Digital Converter – ADC
AD[0:15]Analog InputsAnalog
ADTRGADC TriggerInput
ADVREFPADC ReferenceAnalog
Analog Comparator Controller – ACC
ACCINN[3:1]External Analog Data InputAnalog
ACCINP[3:0]External Analog Data InputAnalog
VBGInternal Bandgap VoltageAnalog
Security Module – SECUMOD
PIOBU[3:0]Tamper I/OsI/O
Pulse Density Microphone Controller – PDMC[1:0]
PDMC[1:0]_DS[1:0]Data InputInput
PDMC[1:0]_CLKClock OutputOutput
Sony/Philips Digital Interface Receiver – SPDIFRX
SPDIF_RXReceive DataInput
Sony/Philips Digital Interface Transmitter – SPDIFTX
SPDIF_TXTransmit DataOutput
Controller Area Network – MCAN[4:0]
CANRX[4:0]ReceiveInput
CANTX[4:0]TransmitOutput
Low Voltage Differential Signaling Controller – LVDSC
LVDS_A[3:0]PDifferential LVDS Data [3:0] Line Transceiver Output OutputMultiplexed with PIO
LVDS_A[3:0]M
LVDS_CLK1MDifferential LVDS Clock Line Transceiver Output OutputMultiplexed with PIO
LVDS_CLK1P
LCD Controller – LCDC
LCDC_DAT[7:0]Data Bus OutputOutput
LCDC_PCK Pixel ClockOutput
LCDC_HSYNCHorizontal SynchronizationOutput
LCDC_VSYNCVertical SynchronizationOutput
LCDC_DENData EnableOutput
LCDC_DISPDisplay ON/OFFOutput
LCDC_PWMPWM for Contrast Control Output
MIPI D-PHY
MIPI_DP[3:0]/ MIPI_DN[3:0]MIPI D-PHY Differential Output Data Lane [3:0]Output
MIPI_CLKP/MIPI_CLKNMIPI D-PHY Differential Output Clock LaneOutput
MIPI_REXTCalibration Reference Resistor (4.02 KΩ E96 )Input