20.14.5 TMRxCLK

Timer Clock Source Selection Register
Name: TMRxCLK
Offset: 0xFD2,0xFCC,0xFC6,0xF33

Bit 76543210 
     CS[3:0] 
Access R/WR/WR/WR/W 
Reset 0000 

Bits 3:0 – CS[3:0] Timer Clock Source Selection bits

CSClock Source
Timer1Timer3Timer5Timer7
1111-1101ReservedReservedReservedReserved
1100TMR7 overflowTMR7 overflowTMR7 overflowReserved
1011TMR5 overflowTMR5 overflowReservedTMR5 overflow
1010TMR3 overflowReservedTMR3 overflowTMR3 overflow
1001ReservedTMR1 overflowTMR1 overflowTMR1 overflow
1000TMR0 overflowTMR0 overflowTMR0 overflowTMR0 overflow
0111CLKREFCLKREFCLKREFCLKREF
0110SOSCSOSCSOSCSOSC
0101MFINTOSC (500 kHz)MFINTOSC (500 kHz)MFINTOSC (500 kHz)MFINTOSC (500 kHz)
0100LFINTOSCLFINTOSCLFINTOSCLFINTOSC
0011HFINTOSCHFINTOSCHFINTOSCHFINTOSC
0010FoscFoscFoscFosc
0001Fosc/4 Fosc/4 Fosc/4Fosc/4
0000T1CKIPPST3CKIPPST5CKIPPST7CKIPPS
Reset States: 
POR/BOR = 0000
All Other Resets = uuuu