12.10.12 PIR3

Peripheral Interrupt Request Register 3
Note: Interrupt flag bits are set when an Interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable (GIE) bit. User software may ensure the appropriate interrupt flag bits are cleared before enabling an interrupt.
Name: PIR3
Offset: 0x008F

Bit 76543210 
 PWM4IFPWM4PIFPWM3IFPWM3PIFPWM2IFPWM2PIFPWM1IFPWM1PIF 
Access R/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HS 
Reset 00000000 

Bit 7 – PWM4IF PWM4 Parameter Interrupt Flag

ValueDescription
1 PWM4 Parameter interrupt has occurred (must be cleared in software)
0 PWM4 Parameter interrupt event has not occurred

Bit 6 – PWM4PIF PWM4 Period Interrupt Flag

ValueDescription
1 PWM4 Period interrupt has occurred (must be cleared in software)
0 PWM4 Period interrupt event has not occurred

Bit 5 – PWM3IF PWM3 Parameter Interrupt Flag

ValueDescription
1 PWM3 Parameter interrupt has occurred (must be cleared in software)
0 PWM3 Parameter interrupt event has not occurred

Bit 4 – PWM3PIF PWM3 Period Interrupt Flag

ValueDescription
1 PWM3 Period interrupt has occurred (must be cleared in software)
0 PWM3 Period interrupt event has not occurred

Bit 3 – PWM2IF PWM2 Parameter Interrupt Flag

ValueDescription
1 PWM2 Parameter interrupt has occurred (must be cleared in software)
0 PWM2 Parameter interrupt event has not occurred

Bit 2 – PWM2PIF PWM2 Period Interrupt Flag

ValueDescription
1 PWM2 Period interrupt has occurred (must be cleared in software)
0 PWM2 Period interrupt event has not occurred

Bit 1 – PWM1IF PWM1 Parameter Interrupt Flag

ValueDescription
1 PWM1 Parameter interrupt has occurred (must be cleared in software)
0 PWM1 Parameter interrupt event has not occurred

Bit 0 – PWM1PIF PWM1 Period Interrupt Flag

ValueDescription
1 PWM1 Period interrupt has occurred (must be cleared in software)
0 PWM1 Period interrupt event has not occurred
Interrupt flag bits are set when an Interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable (GIE) bit. User software may ensure the appropriate interrupt flag bits are cleared before enabling an interrupt.