Jump to main content
Classical Constraint Flow for SmartFusion® 2, IGLOO® 2, and RTG4™ Devices
Classical Constraint Flow for SmartFusion® 2, IGLOO® 2, and RTG4™ Devices
  1. Home
  2. 7 Resolving Place and Route Conflicts
  3. 7.1 Resolving Place and Route Conflicts in Compile

  • Introduction
  • 1 Creating Blocks - Options and Settings
  • 2 Instantiating Blocks in your Top-Level Design
  • 3 Publishing Blocks After Compile or Layout
  • 4 Hierarchical Structure Resolution in Top-Level Projects
  • 5 EDIF Netlist in the Top-Level Design
  • 6 Synthesis
  • 7 Resolving Place and Route Conflicts
    • 7.1 Resolving Place and Route Conflicts in Compile
    • 7.2 Compile - SmartFusion2, IGLOO2, and RTG4
  • 8 Block PDC Commands
  • 9 Publish Block - Configuration Options
  • 10 Revision History
  • Microchip FPGA Support
  • Microchip Information

7.1 Resolving Place and Route Conflicts in Compile

See Compile - SmartFusion2, IGLOO2, and RTG4 for an explanation about the block conflict resolution options in compile.

The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.

About

Company
Careers
Contact Us
Media Center
Investor Relations
Corporate Responsibility

Support

Microchip Forums
AVR Freaks
Design Help
Technical Support
Export Control Data
PCNs

Quick Links

microchipDIRECT.com
Microchip University
myMicrochip
Blogs
Reference Designs
Parametric Search
Microchip Logo

Microchip Technology Inc.

2355 West Chandler Blvd.

Chandler, Arizona, USA

Microchip Facebook
Microchip LinkedIn
Microchip Twitter
Microchip Instagram
Microchip Weibo

© Copyright 1998-2024 Microchip Technology Inc. All rights reserved. Shanghai ICP Recordal No.09049794

Terms Of Use
Privacy Notice
Legal
Your Privacy Choices California Consumer Privacy Act (CCPA) Opt-Out Icon