3.2.1.1 Pinout and Multiplexing

Table 3-1. 128-pin EP-TQFP Multiplexing

TQFP128
Pin
Number

Power Rail/
Voltage
Reference

PrimaryAlternatePIO PeripheralReset StateComments
      Signal            Signal      DirFunc            Signal            DirIO Set

Signal, Dir, PU,
PD, HiZ, ST,
FILTER

16VDD3V3PA0AFLEXCOM6_IO0
17VDD3V3PA1AFLEXCOM6_IO1
27VDD3V3PA2WKUP3/TMP3IAPCK1O1PIO, I, PU, ST
BTIOA0I/O2
28VDD3V3PA3WKUP4/TMP4IATIOB0I/O2PIO, I, PU, ST
29VDD3V3PA4AFLEXCOM0_IO0I/O1,2PIO, I, PU, ST
30VDD3V3PA5WKUP5IAFLEXCOM0_IO1I/O1,2PIO, I, PU, ST
31VDD3V3PA6AFLEXCOM0_IO2I/O1PIO, I, PU, ST
BFLEXCOM0_IO4O2
CTIOA6I/O1
32VDD3V3PA7AFLEXCOM0_IO3I/O1,2PIO, I, PU, ST
CTIOB6I/O1
5VDD3V3PA8AFLEXCOM1_IO0I/O1,2PIO, I, PU, ST
6VDD3V3PA9WKUP6IAFLEXCOM1_IO1I/O1,2PIO, I, PU, ST
25VDD3V3PA10AFLEXCOM1_IO2I/O1PIO, I, PU, ST
BFLEXCOM1_IO4O2
CTCLK6I1
26VDD3V3PA11AFLEXCOM1_IO3I/O1,2PIO, I, PU, ST
37VDD3V3PA12AFLEXCOM2_IO0I/O1,2PIO, I, PU, ST
38VDD3V3PA13WKUP7IAFLEXCOM2_IO1I/O1,2PIO, I, PU, ST
39VDD3V3PA14AFLEXCOM2_IO2I/O1PIO, I, PU, ST
BFLEXCOM2_IO4O2
40VDD3V3PA15AFLEXCOM2_IO3I/O1,2PIO, I, PU, ST
33VDD3V3PA16AFLEXCOM3_IO0I/O1,2PIO, I, PU, ST
34VDD3V3PA17AFLEXCOM3_IO1I/O1,2PIO, I, PU, ST
35VDD3V3PA18AFLEXCOM3_IO2I/O1PIO, I, PU, ST
BFLEXCOM3_IO4O2
36VDD3V3PA19AFLEXCOM3_IO3I/O1,2PIO, I, PU, ST
46VDD3V3PA20APCK0O2PIO, I, PU, ST
63VDD3V3PA21ACOM0O1PIO, I, PD, ST
BFLEXCOM5_IO3I/O5,6
64VDD3V3PA22ACOM1O1PIO, I, PD, ST
BFLEXCOM5_IO2I/O5
CFLEXCOM5_IO4O6
65VDD3V3PA23ACOM2O1PIO, I, PD, ST
BFLEXCOM5_IO1I/O5,6
DTCLK0I1
66VDD3V3PA24ACOM3O1PIO, I, PD, ST
BFLEXCOM5_IO0I/O5,6
DTIOB0I/O1
67VDD3V3PA25ACOM4O1PIO, I, PD, ST
BFLEXCOM6_IO0I/O4,5
DTIOA0I/O1
68VDD3V3PA26ACOM5O1PIO, I, PD, ST
BFLEXCOM6_IO1I/O4,5
69VDD3V3PA27ACOM6O1PIO, I, PD, ST
BFLEXCOM6_IO2I/O4
CFLEXCOM6_IO4O5
70VDD3V3PA28ACOM7O1PIO, I, PD, ST
BFLEXCOM6_IO3I/O4,5
71VDD3V3PA29

AD0/
ACC_INP0/
XIN

IASEG0O1PIO, I, PD, STClock input when oscillator is in Bypass mode
BFLEXCOM0_IO4O1

ADCx/ACCx Signals: Pull-down must be disabled in PIO Controller when using these PIO pins as ADC/ACC inputs.

XIN/OUT Signals: Pull-down must be disabled in PIO Controller when using these PIO pins as Crystal Oscillator XIN/XOUT signals.

CFLEXCOM1_IO4O1
DFLEXCOM2_IO4O1
72VDD3V3PA30AD1/ACC_INP1IASEG1O1PIO, I, PD, ST
74VDD3V3PB1AD4/ACC_INN1IASEG4O1PIO, I, PD, ST
BFLEXCOM7_IO3I/O1,2
CPCK1O2
DTCLK1I1
75VDD3V3PB0

AD3/
ACC_INN0/
XOUT

I/OASEG3O1PIO, I, PD, ST
BFLEXCOM3_IO4O1
DTIOB1I/O1
76VDD3V3PB2ERASEIASEG5O1ERASE, I, PD, ST
BFLEXCOM7_IO2I/O1
CFLEXCOM7_IO4O2
DTIOA2I/O1
77VDD3V3PA31AD2/ACC_INP2IASEG2O1PIO, I, PD, ST
DTIOA1I/O1
81VDD3V3PB3ASEG6O1PIO, I, PD, ST
BFLEXCOM7_IO1I/O1,2
DTIOB2I/O1
82VDD3V3PB4ASEG7O1PIO, I, PD, ST
BFLEXCOM7_IO0I/O1,2
DTCLK2I1
83VDD3V3PB5ASEG8O1PIO, I, PD, ST
BFLEXCOM4_IO0I/O3,4
CTIOA5I/O1
84VDD3V3PB6ASEG9O1PIO, I, PD, ST
BFLEXCOM4_IO1I/O3,4
CTIOB5I/O1
85VDD3V3PB7ASEG10O1PIO, I, PD, ST
BFLEXCOM4_IO2I/O3
CFLEXCOM4_IO4O4
86VDD3V3PB8ASEG11O1PIO, I, PD, ST
BFLEXCOM4_IO3I/O3,4
CTIOA3I/O1
87VDD3V3PB9WKUP9IASEG12O1PIO, I, PD, ST
BFLEXCOM3_IO0I/O3,4
88VDD3V3PB10ASEG13O1PIO, I, PD, ST
BFLEXCOM3_IO1I/O3,4
DTRACESWOO1
89VDD3V3PB11ASEG14O1PIO, I, PD, ST
BFLEXCOM3_IO2I/O3
CFLEXCOM3_IO4O4
90VDD3V3PB12WKUP10IASEG15O1PIO, I, PD, ST
BFLEXCOM3_IO3I/O3,4
91VDD3V3PB13ASEG16O1PIO, I, PD, ST
CTIOB3I/O1,2
92VDD3V3PB14ASEG17O1PIO, I, PD, ST
CTCLK3I1,2
93VDD3V3PB15ASEG18O1PIO, I, PD, ST
BFLEXCOM5_IO4O1
94VDD3V3PB16ASEG19O1PIO, I, PD, ST
BFLEXCOM6_IO4O1
95VDD3V3PB17ASEG20O1PIO, I, PD, ST
CTCLK4I1,2
96VDD3V3PB18ASEG21O1PIO, I, PD, ST
CTIOA4I/O1,2
97VDD3V3PB19ASEG22O1PIO, I, PD, ST
CTIOB4I/O1,2
98VDD3V3PB20ASEG23O1PIO, I, PD, ST
BFLEXCOM5_IO0I/O1,2
99VDD3V3PB21ASEG24O1PIO, I, PD, ST
BFLEXCOM5_IO1I/O1,2
100VDD3V3PB22ASEG25O1PIO, I, PD, ST
BFLEXCOM5_IO2I/O1
CFLEXCOM5_IO4O2
101VDD3V3PB23ASEG26O1PIO, I, PD, ST
BFLEXCOM5_IO3I/O1,2
102VDD3V3PB24ASEG27O1PIO, I, PD, ST
BFLEXCOM4_IO0I/O1,2
CTIOA5I/O2
103VDD3V3PB25WKUP8IASEG28O1PIO, I, PD, ST
BFLEXCOM4_IO1I/O1,2
CTIOB5I/O2
104VDD3V3PB26ASEG29O1PIO, I, PD, ST
BFLEXCOM4_IO2I/O1
CFLEXCOM4_IO4O2
105VDD3V3PC0ASEG30O1PIO, I, PD, ST
BFLEXCOM4_IO3I/O1,2
CTIOA3I/O2
DTDII1
106VDD3V3PC1ASEG31O1PIO, I, PD, ST
BFLEXCOM4_IO4O1
109VDD3V3PC2ASWCLKI1SWCLK,ST
BFLEXCOM1_IO0I/O3
110VDD3V3PC3ASWDIOI/O1SWDIO,ST
BFLEXCOM1_IO1I/O3
111VDD3V3PC4I/OPIO, I, PU, ST
112VDD3V3PC5APCK2O1PIO, I, PU, ST
DTCLK5I1,2
113VDD3V3PC6AFLEXCOM5_IO3I/O3,4PIO, I, PU, ST
BFLEXCOM6_IO0I/O3
114VDD3V3PC7WKUP11IAFLEXCOM5_IO2I/O3PIO, I, PU, ST
BFLEXCOM6_IO1I/O3
CFLEXCOM5_IO4O4
115VDD3V3PC8AFLEXCOM5_IO1I/O3,4PIO, I, PU, ST
116VDD3V3PC9WKUP12IAFLEXCOM5_IO0I/O3,4PIO, I, PU, ST
118VDD3V3PC10AQIO3I/O1PIO, I, PU, ST
119VDD3V3PC11AQIO2I/O1PIO, I, PU, ST
BFLEXCOM7_IO4O3
121VDD3V3PC12AQIO1I/O1PIO, I, PU, ST
BFLEXCOM7_IO1I/O3
122VDD3V3PC13AQIO0I/O1PIO, I, PU, ST
BFLEXCOM7_IO0I/O3
123VDD3V3PC14WKUP13IAQCSO1PIO, I, PU, ST
BFLEXCOM7_IO3I/O3
DTIOA7I/O1
124VDD3V3PC15AQSCKO1PIO, I, PU, ST
BFLEXCOM7_IO2I/O3
DTIOB7I/O1
125VDD3V3PC16AFLEXCOM6_IO0I/O1,2PIO, I, PU, ST
DTCLK7I1
126VDD3V3PC17AFLEXCOM6_IO1I/O1,2PIO, I, PU, ST
DTIOA8I/O1
127VDD3V3PC18AFLEXCOM6_IO2I/O1PIO, I, PU, ST
BFLEXCOM6_IO4O2
DTIOB8I/O1
128VDD3V3PC19AFLEXCOM6_IO3I/O1,2PIO, I, PU, ST
DTCLK8I1
1VDD3V3PC20AFLEXCOM7_IO1I/O4PIO, I, PU, ST
2VDD3V3PC21WKUP14IAFLEXCOM7_IO0I/O4PIO, I, PU, ST
3VDD3V3PC22RTCOUT1OAPCK0O1PIO, I, PD, ST
4VDD3V3PD0ATIOA9I/O1PIO, I, PU, ST
BI1
42VDD3V3PD1AURXD, PWMFI0, PWMEXTRG1 I1PIO, I, PU, ST

PWMFI0 is enabled in PWM_FMR; PWMEXTRG1 is enabled in PWM_ETRGx (refer to section Pulse Width Modulation Controller (PWM))

BO1
43VDD3V3PD2AUTXDO1PIO, I, PU, ST
BI/O1
7VDD3V3PD3ATCLK9I1PIO, I, PU, ST
CPWMH0O1
8VDD3V3PD4ATIOB9I/O1PIO, I, PU, ST
BPCK2O2
9PD5AMCSPI_SPCKO2,3,4PIO, I, PU, ST
10PD6AMCSPI_MISOO2PIO, I, PU, ST
11PD7AMCSPI_MOSI0I2,3,4PIO, I, PU, ST
12PD8AMCSPI_NPCS0I/O2,3PIO, I, PU, ST
BMCSPI_MOSI1I4
13PD9AMCSPI_NPCS1O2,3PIO, I, PU, ST
BMCSPI_MOSI2I4
14PD10AMCSPI_NPCS2O2,3PIO, I, PU, ST
BMCSPI_MOSI3O4
15PD11AMCSPI_NPCS3O2,3PIO, I, PU, ST
44VDD3V3PD12AURXD, PWMFI0, PWMEXTRG1 I2PIO, I, PU, ST

PWMFI0 is enabled in PWM_FMR; PWMEXTRG1 is enabled in PWM_ETRGx (refer to section Pulse Width Modulation Controller (PWM))

45VDD3V3PD13AUTXDO2PIO, I, PU, ST
18VDD3V3PD14ATIOA10I/O1PIO, I, PU, ST
19PD15ATIOB10I/O1PIO, I, PD, ST
BPWMH1O1PIO, I, PD, ST
20VDD3V3PD16ATCLK10I1PIO, I, PD, ST
BPWMH2O1
22VDD3V3PD17APWML0O1PIO, I, PD, ST
CTIOA11I/O1
23VDD3V3PD18APWML1O1PIO, I, PD, ST
BI/O1
CTIOB11, PWMEXTRG2I/O1PWMEXTRG2 is enabled in PWM_ETRGx (refer to section Pulse Width Modulation Controller (PWM))
24VDD3V3PD19APWML2O1PIO, I, PD, ST
BO1
CTCLK11I1
49VDD3V3NRSTI/OI, PU, ST
57VDDBUFWUPII,STActive low, external pull-up needed
58JTAGSELII,PD
62SHDNOO

0: The device is in Backup mode
1: The device is not in Backup mode

61TSTII,PD
56RTCOUT0OO
55WKUP0/TMP0II,STExternal pull-up needed
54WKUP1/TMP1II,STExternal pull-up needed
53WKUP2/TMP2II,STExternal pull-up needed
60XOUT32O
59XIN32IClock input when oscillator is in Bypass mode
21VDD3V3POWER
52VBAT
51VDD3V3
80VDD3V3
108VDD3V3
120VDD3V3
41VDDCORE
50VDDCORE
107VDDCORE
117VDDCORE
78VDDPLL
47VDDOUT
48VDD3V3
73VREFP
79VDDLCD
129GNDDigital ground (exposed pad)