22.5.1 EEFC Flash Mode Register

This register can only be written if the WPEN bit is cleared in the “EEFC Write Protection Mode Register” .

Name: EEFC_FMR
Offset: 0x00
Property: Read/Write

Bit 3130292827262524 
      CLOE   
Access R/W 
Reset  
Bit 2322212019181716 
        SCOD 
Access R/W 
Reset  
Bit 15141312111098 
     FWS[3:0] 
Access R/WR/WR/WR/W 
Reset  
Bit 76543210 
        FRDY 
Access R/W 
Reset  

Bit 26 – CLOE Code Loop Optimization Enable

No Flash read should be done during change of this field.

ValueDescription
0

The opcode loop optimization is disabled.

1

The opcode loop optimization is enabled.

Bit 16 – SCOD Sequential Code Optimization Disable

No Flash read should be done during change of this field.

ValueDescription
0

The sequential code optimization is enabled.

1

The sequential code optimization is disabled.

Bits 11:8 – FWS[3:0] Flash Wait State

This field defines the number of wait states for read and write operations:

FWS = Number of cycles for Read/Write operations - 1

Bit 0 – FRDY Flash Ready Interrupt Enable

ValueDescription
0

Flash ready does not generate an interrupt.

1

Flash ready (to accept a new command) generates an interrupt.