39.7.11.2 Early Read Wait State

In some cases, the EBI inserts a wait state cycle between a write access and a read access to allow time for the write cycle to end before the subsequent read cycle begins. This wait state is not generated in addition to a chip select wait state. The early read cycle therefore only occurs between a write and read access to the same memory device (same chip select).

An early read wait state is automatically inserted if at least one of the following conditions is valid:

  • If the write controlling signal has no hold time and the read controlling signal has no setup time
  • In NCS Write controlled mode (SMC MODE.WRITE MODE = 0), if there is no hold timing on the NCS signal and the NCS RD SETUP parameter is set to 0, regardless of the Read mode. The write operation must end with a NCS rising edge. Without an Early Read Wait State, the write operation could not complete properly.
  • In NWE controlled mode (SMC MODE.WRITE MODE = 1) and if there is no hold timing (NWE HOLD = 0), the feedback of the write control signal is used to control address, data, and chip select lines. If the external write control signal is not inactivated as expected due to load capacitances, an Early Read Wait State is inserted and address, data and control signals are maintained one more cycle.
Figure 39-16. Early Read Wait State: Write with no Hold Followed by Read with no Setup
Figure 39-17. Early Read Wait State: NCS Controlled Write with no Hold Followed by a Read with no NCS Setup
Figure 39-18. Early Read Wait State: NWE-Controlled Write with no Hold Followed by a Read with One Set-up Cycle