32.6.2 DDR-SDRAM Address Mapping for Low-cost Memories

Table 32-16. Sequential Mapping for DDR-SDRAM Configuration, 2K Rows, 512 Columns, 2 Banks, 16 Bits
CPU Address Line
2726252423222120191817161514131211109876543210
BkRow[10:0]Column[8:0]M0
Table 32-17. Interleaved Mapping for DDR-SDRAM Configuration, 2K Rows, 512 Columns, 2 Banks, 16 Bits
CPU Address Line
2726252423222120191817161514131211109876543210
Row[10:0]BkColumn[8:0]M0