19.1.1 8-Bit Mode
In this mode, Timer0 increments on the rising edge of the selected clock source. A prescaler on the clock input gives several prescale options (see prescaler control bits, T0CKPS).
In this mode, as shown in Figure 19-1, a buffered version of TMR0H is maintained. This is compared with the value of TMR0L on each cycle of the selected clock source. When the two values match, the following events occur:
- TMR0L is reset
- The contents of TMR0H are copied to the TMR0H buffer for next comparison
Important:
When PR0 = 0
(i.e., either loaded with 0
or resets to
0
, the TMR0 output (T0OUT) remains
high.