12.6.3 Interrupt Flag Status and Clear
| Name: | INTFLAG |
| Offset: | 0x0C |
| Reset: | 0x00000000 |
| Property: | – |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| Access | |||||||||
| Reset |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| OSCHFRDY | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
Bit 4 – OSCHFRDY OSCHF is Ready
This flag is cleared by writing a ‘1’ to it.
This flag is set on 0-to-1 transition of the
corresponding flag in the Status register (STATUS.OSCHFRDY) and will generate an
interrupt request if the OSCHFRDY bit in the Interrupt Enable Set/Clear register
(INTENSET/CLR.OSCHFRDY) is ‘1’.
Writing a ‘0’ to this bit has no effect.
Writing a ‘1’ to this bit will clear the OSCHFRDY interrupt
flag.
