7.2.5 System Pin List

Table 7-5. System Pin Description
Pin No.Pin NamePower RailI/O TypeDescription
114MIPI_D0_NVDD_2V5DPHYIOMIPI DPHY negative differential output data lane 0
113MIPI_D0_PVDD_2V5DPHYIOMIPI DPHY positive differential output data lane 0
112MIPI_D1_NVDD_2V5DPHYIOMIPI DPHY negative differential output data lane 1
111MIPI_D1_PVDD_2V5DPHYIOMIPI DPHY positive differential output data lane 1
110MIPI_D2_NVDD_2V5DPHYIOMIPI DPHY negative differential output data lane 2
109MIPI_D2_PVDD_2V5DPHYIOMIPI DPHY positive differential output data lane 2
108MIPI_D3_NVDD_2V5DPHYIOMIPI DPHY negative differential output data lane 3
107MIPI_D3_PVDD_2V5DPHYIOMIPI DPHY positive differential output data lane 3
116MIPI_CK_NVDD_2V5DPHYIOMIPI DPHY negative differential output clock lane
115MIPI_CK_PVDD_2V5DPHYIOMIPI DPHY positive differential output clock lane
123USBA_PVDD_3V3USBHSUSB host port A high-speed data +
122USBA_NVDD_3V3USBHSUSB host port A high-speed data -
121USBB_PVDD_3V3USBHSUSB host port B high-speed data +
120USBB_NVDD_3V3USBHSUSB host port B high-speed data -
119USBC_PVDD_3V3USBHSUSB host port C high-speed data +
118USBC_NVDD_3V3USBHSUSB host port C high-speed data -
125AUDIO_CLKVDD_3V3CLOCKAudio clock output
78WKUP0VDDBUSYSCWake-up input. 100kΩ Internal Pull-Up.
79SHDNVDDBUSYSCShutdown control
151JTAGSELVDDBUSYSCJTAG selection
147JTAG_TCKVDD_3V3RSTJTAGTest clock
148JTAG_TDIVDD_3V3RSTJTAGTest data in
152JTAG_TDOVDD_3V3RSTJTAGTest data out
149JTAG_TMSVDD_3V3RSTJTAGTest mode select
150JTAG_RTCKVDD_3V3RSTJTAGReturn test clock
77nRSTVDD_3V3RSTJTAGExternal nReset input/output. 10kΩ internal pull-up.
17NAND_CS_INVDD_3V3GPIONAND Flash chip select input. 100kΩ internal pull-up.
19NAND_WPVDD_3V3GPIONAND Flash write protect. 100kΩ internal pull-up.
31TXRXA_PAVDDLAnalogPhysical receive or transmit signal (+ differential)
32TXRXA_NAVDDLAnalogPhysical receive or transmit signal (– differential)
33TXRXB_PAVDDLAnalogPhysical receive or transmit signal (+ differential)
34TXRXB_NAVDDLAnalogPhysical receive or transmit signal (– differential)
35TXRXC_PAVDDLAnalogPhysical receive or transmit signal (+ differential)
36TXRXC_NAVDDLAnalogPhysical receive or transmit signal (– differential)
37TXRXD_PAVDDLAnalogPhysical receive or transmit signal (+ differential)
38TXRXD_NAVDDLAnalogPhysical receive or transmit signal (– differential)
44GMAC_LED5_ALLPHYADVDD_3V3GPIOProgrammable LED5 output/PHY address strap pin
45GMAC_LED4_MAGJACKVDD_3V3GPIOProgrammable LED4 output/MagJack register settings. 10kΩ internal pull-up.
46GMAC_LED3_PHYAD2VDD_3V3GPIOProgrammable LED3 output/PHYAD2
47GMAC_LED2_PHYAD1VDD_3V3GPIOProgrammable LED2 output/PHYAD1
48GMAC_LED1_PHYAD0VDD_3V3GPIOProgrammable LED1 output/PHYAD0
43GMAC_NRSTVDD_3V3GPIOGigabit PHY reset line. 10kΩ internal pull-up.
21QSPI_CS_INVDD_3V3GPIONOR Flash chip select input. 10kΩ internal pull-up.
22125MHz_ENVDD_3V3GPIO125-MHz clock generation enable input (Enable high)