50.4.9 10-Bit Analog-to-Digital Converter (ADC) Conversion Timing Specifications

Table 50-15. 
Standard Operating Conditions (unless otherwise stated)
Param No.Sym.CharacteristicMin.Typ. †Max.UnitsConditions
AD20TADADC Clock Period0.58μsUsing FOSC as the ADC clock source
AD20A2.0μsUsing ADCRC as the ADC clock source
AD21*TCNVConversion Time12 TAD+2TCYTADUsing FOSC as the ADC clock source
AD21A*14 TAD+2TCYTADUsing ADCRC as the ADC clock source
AD22*THCDSample-and-Hold Capacitor Disconnect Time2 TAD+1TCYTADUsing FOSC as the ADC clock source
AD22A*3 TAD+2TCYTADUsing ADCRC as the ADC clock source

* These parameters are characterized but not tested.

† Data in “Typ” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Figure 50-9. ADC Conversion Timing (ADC Clock FOSC-Based)
Figure 50-10. ADC Conversion Timing (ADC Clock from ADCRC)
Note:
  1. If the ADC clock source is selected as ADCRC, a time of TCY is added before the ADC clock starts. This allows the SLEEP instruction to be executed.