fCLK_MAIN | Main clock frequency(1,2) | — | — | 24 | MHz | |
fCY | Instruction clock frequency | — | fCLK_MAIN | — | MHz | |
TCY | Instruction period(3) | 41.6 | 1/fCY | — | ns | |
✝ Data in the “Typ.” column is at TA = 25°C and
VDD = 3.0V unless otherwise specified. These
parameters are for design guidance only and are not tested.
Note:
- The main
clock frequency (CLK_MAIN) is configured by the Clock Select
(CLKSEL) bit field, as described in the CLKCTRL - Clock
Controller section.
- The main
clock frequency (CLK_MAIN) must meet the voltage
requirements defined in Standard Operating
Conditions.
- Instruction
Cycle Period (TCY) is equal to the input
oscillator time base period. All specified values are based
on characterization data for that particular oscillator
type, under standard operating conditions with the device
executing code. Exceeding these specified limits may result
in incorrect code execution and/or higher than expected
current consumption. All devices are tested to operate at
‘min’ values with an external clock applied to the EXTCLK
pin. When an external clock input is used, the ‘max’ cycle
time limit is ‘DC’ (no clock) for all devices.
|