26.4.5.3 RSTC Mode Register

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC_WPMR).

Name: RSTC_MR
Offset: 0x08
Reset: 0x00000001
Property: Read/Write

Bit 3130292827262524 
 KEY[7:0] 
Access WWWWWWWW 
Reset 00000000 
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
     ERSTL[3:0] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 76543210 
    URSTIEN   URSTEN 
Access R/WR/W 
Reset 01 

Bits 31:24 – KEY[7:0] Write Access Password

ValueNameDescription
0xA5 PASSWD

Writing any other value in this field aborts the write operation. Always reads as 0.

Bits 11:8 – ERSTL[3:0] External Reset Length

This field defines the external reset length. The external reset is asserted during a time of 2(ERSTL+1) SLCK cycles. This allows assertion duration to be programmed between 60 μs and 2 seconds. Note that synchronization cycles must also be considered when calculating the actual reset length as previously described.

Bit 4 – URSTIEN User Reset Interrupt Enable

ValueDescription
0

RSTC_SR.USRTS at ‘1’ has no effect on the RSTC interrupt line.

1

RSTC_SR.USRTS at ‘1’ asserts the RSTC interrupt line if URSTEN = 0.

Bit 0 – URSTEN User Reset Enable

ValueDescription
0

The detection of a low level on the NRST pin does not generate a user reset.

1

The detection of a low level on the NRST pin triggers a user reset.