12.10.4 PIE2
Note: Bit PEIE of the INTCON register must be
            set to enable any peripheral interrupt controlled by registers PIE1 through
         PIE6.
| Name: | PIE2 | 
| Offset: | 0x0098 | 
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| CCP2IE | CCP1IE | TMR4IE | TMR2IE | TMR3GIE | TMR3IE | ||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 
Bit 6 – CCP2IE CCP2 Interrupt Enable
| Value | Description | 
|---|---|
| 1 | CCP2 interrupts are enabled | 
| 0 | CCP2 interrupts are disabled | 
Bit 5 – CCP1IE CCP1 Interrupt Enable
| Value | Description | 
|---|---|
| 1 | CCP1 interrupts are enabled | 
| 0 | CCP1 interrupts are disabled | 
Bit 3 – TMR4IE TMR4 Interrupt Enable
| Value | Description | 
|---|---|
| 1 | TMR4 interrupts are enabled | 
| 0 | TMR4 interrupts are disabled | 
Bit 2 – TMR2IE TMR2 Interrupt Enable
| Value | Description | 
|---|---|
| 1 | TMR2 interrupts are enabled | 
| 0 | TMR2 interrupts are disabled | 
Bit 1 – TMR3GIE TMR3 Gate Interrupt Enable
| Value | Description | 
|---|---|
| 1 | TMR3 Gate interrupts are enabled | 
| 0 | TMR3 Gate interrupts are disabled | 
Bit 0 – TMR3IE TMR3 Interrupt Enable
| Value | Description | 
|---|---|
| 1 | TMR3 interrupts are enabled | 
| 0 | TMR3 interrupts are disabled | 
