3.4.6 Gigabit Ethernet Interface

The SAM9X75-Curiosity board embeds a modular Ethernet PHY system (Gigabit Ethernet Interface through SODIMM connector) that enables different PHYs and switches to be plugged into the board. This interface is set up to use one Reduced Gigabit Media-Independent Interface (RGMII), a PTP interface, SERDES interfaces and an I²C bus interface with GPIO.

The same connector also provides an SPI communication bus for compatible daughter boards. In order to enable the SPI communication, jumper JP5 needs to be connected between positions two and three of the J11 header.

The following figure shows the Gigabit Ethernet interface.

Figure 3-27. Gigabit Ethernet Interface

The following table shows the Gigabit Ethernet interface signal description.

Table 3-15. Gigabit Ethernet Interface Signal Description
Pin No.PIOSignal NameSignal Description
1, 3, 55V_MAIN5V
2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 26, 28, 30, 37, 43, 51, 52, 55, 56, 60, 61, 67, 68, 72, 73, 76, 79, 80, 84, 85, 91, 92, 95, 96, 99, 100, 103, 104, 106, 107, 108, 110, 111, 112, 114, 115, 116, 118, 119, 120, 122, 123, 124, 126, 127, 128, 130, 131, 132, 134, 135, 136, 138, 139, 140, 142, 143, 144, 145, 146, 149, 151, 155, 159, 163, 167, 171, 175, 179, 183, 187, 191, 195, 199, 203GNDGround
9, 11, 13VDD_3V3_B3.3V
17, 19, 21VDD_2V5_B2.5V
25, 27, 29VARIO_ETH3.3V
31PC23GIGABIT_SPI_MISOSPI Host Input Signal
32GIGABIT_ETH_ PHYIDPull-Down
33PC22GIGABIT_SPI_MOSISPI Host Output Signal
34GIGABIT_ETH_MDETECTPull-Up
35PC26GIGABIT_SPI_SCKSPI Clock Signal
38PC25GIGABIT_SPI_NPCS0SPI Chip Select signal
39PC1GIGABIT_ETH_I2C_CLK_PC1TWI Clock
41PC0GIGABIT_ETH _I2C_DATA_PC0TWI Data
42NRST or PC25NRST or NRST_OUTReset
45PB10GIGABIT_ETH_MDCManagement Data Clock
47PB9GIGABIT_ETH_MDIOManagement Data Input/Output
49PD5GIGABIT_ETH_IRQ_NInterrupt
53RGMII_25MHZClock 25 MHz
62PB2GIGABIT_ETH_125CK125 MHz Clock
93PB7RGMII_TXCTL/GMII_TXENTransmit Enable or Transmit Control
97PB6RGMII_TXC-TXCK/GMII_TXCLKTransmit Clock
101PB13RGMII_TXD0/GMII_TXD0Transmit Data 0
105PB14RGMII_TXD1/GMII_TXD1Transmit Data 1
109PB4RGMII_TXD2/GMII_TXD2Transmit Data 2
113PB5RGMII_TXD3/GMII_TXD3Transmit Data 3
117PB3RGMII_RXCTL/GMII_RXDVReceive Control or Receive Data Valid
121PB8RGMII_RXC-RXCK/GMII_RXCLKReceive Clock
125PB11RGMII_RXD0/GMII_RXD0Receive Data 0
129PB12RGMII_RXD1/GMII_RXD1Receive Data 1
133PB0RGMII_RXD2/GMII_RXD2Receive Data 2
137PB1RGMII_RXD3/GMII_RXD3Receive Data 3