This register allows the user to disable an interrupt without
doing a read-modify-write operation. Changes in this register will also be reflected in
the Pipe Interrupt Enable Set (PINTENSET) register.
This register is cleared by USB reset or when PEN[n] is zero.
Name:
INTENCLR
Offset:
0x014
Reset:
0x0000
Property:
RW
Bit
15
14
13
12
11
10
9
8
DDISC
DCONN
Access
RW
RW
Reset
0
0
Bit
7
6
5
4
3
2
1
0
RAMACER
UPRSM
DNRSM
WAKEUP
RST
HSOF
Access
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
Bit 9 – DDISC Device Disconnection Interrupt Disable
Bit 8 – DCONN Device Connection Interrupt Disable
Bit 7 – RAMACER Ram Access Interrupt Disable
Bit 6 – UPRSM Upstream Resume from Device Interrupt Disable
Bit 5 – DNRSM DownStream to Device Interrupt Disable
Bit 4 – WAKEUP Wake Up Interrupt Disable
Bit 3 – RST BUS Reset Interrupt Disable
Bit 2 – HSOF Host Start Of Frame Interrupt Disable
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.