21.6.7 Peripheral BUS Clock Enable Mask2 Register

Note: AHB = Advanced High-performance Bus

APB = Advanced Peripheral Bus

AXI = Advanced eXtensible Interface

Table 21-8. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CLKMSK2
Offset: 0x44
Reset: 0x000BFFFF
Property: PAC Write-Protection

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
    Reserved[4:0] 
Access ----- 
Reset 01011 
Bit 15141312111098 
 MSK15MSK14MSK13MSK12MSK11MSK10MSK9MSK8 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 11111111 
Bit 76543210 
 MSK7MSK6MSK5MSK4MSK3MSK2MSK1MSK0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 11111111 

Bits 20:16 – Reserved[4:0]

Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – MSKn Clock Enable Mask

Bit NumberDescription
0GMAC
1GMAC
2SQI0
3SQI1
4TRNG
5SDHC0 (AHB)
6SDHC0 (APB)
7SDHC1 (AHB)
8SDHC1 (APB)
9HUSB0
10HUSB1
11EBI (AHB)
12EBI (APB)
13HSM
14MLB (AHB)
15MLB (APB)
ValueDescription
0Interrupt is disabled.
1Interrupt is enabled.