9.2 Physical Memory Map

The high-speed bus is implemented as a bus matrix. All high-speed bus addresses are fixed, and they are never remapped in any way, even during boot. The 32-bit physical address space is mapped as follows:

Table 9-1. Physical Memory Map
MemoryStart AddressSize in KB (unless otherwise stated)
SAMD51x20 SAME51x20 SAME53x20 SAME54x20SAMD51x19 SAME51x19 SAME53x19 SAME54x19SAMD51x18 SAME51x18 SAME53x18
Embedded Flash0x000000001024512256
Embedded SRAM0x20000000256192128
Peripheral Bridge A0x4000000016384 Bytes
Peripheral Bridge B0x41000000
Peripheral Bridge C0x42000000
Peripheral Bridge D0x43000000
Backup SRAM0x470000008
NVM User Row0x00804000512 Bytes
Note:
  1. X = G, J, N or P. Refer to Ordering Information for available device part numbers.