39.7.58 Overlay 2 Interrupt Enable Register
The following
configuration values are valid for all listed bit names of this register: 0: No effect.
1: Enables the corresponding interrupt.
Name: | LCDC_OVR2IER |
Offset: | 0x0000024C |
Reset: | – |
Property: | Write-only |
Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| | | | | | | | | |
Access | | | | | | | | | |
Reset | | | | | | | | | |
Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| | | | | | | | | |
Access | | | | | | | | | |
Reset | | | | | | | | | |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| | | | | | | | | |
Access | | | | | | | | | |
Reset | | | | | | | | | |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| | OVR | DONE | ADD | DSCR | DMA | | | |
Access | | W | W | W | W | W | | | |
Reset | | – | – | – | – | – | | | |
Bit 6 – OVR Overflow Interrupt
Enable
Bit 5 – DONE End of List Interrupt
Enable
Bit 4 – ADD Head Descriptor Loaded Interrupt
Enable
Bit 3 – DSCR Descriptor Loaded Interrupt
Enable
Bit 2 – DMA End of DMA Transfer Interrupt
Enable