21.2 Features

  • Division accelerator for Cortex-M0+ systems
  • 32-bit signed or unsigned integer division
  • 32-bit unsigned square root
  • 32-bit division in 2-16 cycles
  • Programmable leading zero optimization
  • Result includes quotient and remainder
  • Result includes square root and remainder
  • Busy and Divide-by-zero status
  • Automatic start of operation when divisor or square root input is loaded