2.6.2.4 ASIB QoS Control Register

This register contains the enable bits for all regulators. By default, all bits are set to 0 and no regulation is enabled.
Name: NICGPV_ASIB_QOS_CNTLx
Offset: 0x04210C + x*0x1000 [x=0..10]
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
    MODE_AR_FC   MODE_AW_FC 
Access R/WR/W 
Reset 00 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
 EN_AWAR_OTEN_AR_OTEN_AW_OTEN_AR_FCEN_AW_FCEN_AWAR_RATEEN_AR_RATEEN_AW_RATE 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 20 – MODE_AR_FC AR Feedback Control Mode

Select feedback control regulation for AR of either transaction or address latency.

ValueNameDescription
0 TRANS_LAT Transaction latency
1 ADDR_LAT Address latency

Bit 16 – MODE_AW_FC AW Feedback Control Mode

Select feedback control regulation for AW of either transaction or address latency.

ValueNameDescription
0 TRANS_LAT Transaction latency
1 ADDR_LAT Address latency

Bit 7 – EN_AWAR_OT AWAR Outstanding Transactions Enable

ValueNameDescription
0 DISABLED Disable combined regulation of outstanding transactions.
1 ENABLED Enable combined regulation of outstanding transactions.

Bit 6 – EN_AR_OT AR Outstanding Transactions Enable

ValueNameDescription
0 DISABLED Disable regulation of outstanding read transactions.
1 ENABLED Enable regulation of outstanding read transactions.

Bit 5 – EN_AW_OT AW Outstanding Transactions Enable

ValueNameDescription
0 DISABLED Disable regulation of outstanding write transactions.
1 ENABLED Enable regulation of outstanding write transactions.

Bit 4 – EN_AR_FC AR Feedback Control Enable

ValueNameDescription
0 DISABLED Disable regulation of AR transaction or address latency.
1 ENABLED Enable regulation of AR transaction or address latency using feedback control, depending on the MODE_AR_FC setting.

Bit 3 – EN_AW_FC AW Feedback Control Enable

ValueNameDescription
0 DISABLED Disable regulation of AW transaction or address latency.
1 ENABLED Enable regulation of AW transaction or address latency using feedback control, depending on the MODE_AW_FC setting.

Bit 2 – EN_AWAR_RATE AW and AR Rates Enable

ValueNameDescription
0 DISABLED Disable combined AW and AR rate regulation.
1 ENABLED Enable combined AW and AR rate regulation.

Bit 1 – EN_AR_RATE AR Rate Enable

ValueNameDescription
0 DISABLED Disable AR rate regulation.
1 ENABLED Enable AR rate regulation.

Bit 0 – EN_AW_RATE AW Rate Enable

0 (DISABLED): Disable AW rate regulation.

1 (ENABLED): Enable AW rate regulation.