35.7.4.4.2 Interrupts
The SPI has the following interrupt sources. These are asynchronous interrupts, and can wake-up the device from any Sleep mode:
- Data Register Empty (DRE)
- Receive Complete (RXC)
- Transmit Complete (TXC)
- Client Select Low (SSL)
- Error (ERROR)
Each interrupt source has its own Interrupt flag. The Interrupt flag in the Interrupt
Flag Status and Clear register (INTFLAG) will be set when the Interrupt condition is
met. Each interrupt can be individually enabled by writing '1
' to the
corresponding bit in the Interrupt Enable Set register (INTENSET), and disabled by
writing '1
' to the corresponding bit in the Interrupt Enable Clear
register (INTENCLR).
An interrupt request is generated when the Interrupt flag is set, and the corresponding interrupt is enabled. The interrupt request remains active until the Interrupt flag is cleared, the interrupt is disabled, or the SPI is reset. For details on clearing Interrupt flags, refer to the INTFLAG register description.
The value of INTFLAG indicates which interrupt is executed. Note that interrupts must be globally enabled for interrupt requests. Refer to the Nested Vector Interrupt Controller for details.